OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [frv/] [frv400/] [v2_0/] [include/] [pkgconf/] [mlt_frv_frv400_romram.ldi] - Blame information for rev 174

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
// eCos memory layout - Fri Oct 20 05:56:24 2000
2
 
3
// This is a generated file - do not edit
4
 
5
#include 
6
 
7
// Leave room for PCI window at 0x03F00000
8
 
9
MEMORY
10
{
11
    ram : ORIGIN = 0x0000, LENGTH = 0x03E00000
12
    rom : ORIGIN = 0x03E00000, LENGTH = 0x00100000
13
}
14
 
15
SECTIONS
16
{
17
    SECTIONS_BEGIN
18
    SECTION_rom_vectors (rom, 0x03E00000, LMA_EQ_VMA)
19
    SECTION_text (rom, ALIGN (0x4), LMA_EQ_VMA)
20
    SECTION_fini (rom, ALIGN (0x4), LMA_EQ_VMA)
21
    SECTION_rodata (rom, ALIGN (0x4), LMA_EQ_VMA)
22
    SECTION_rodata1 (rom, ALIGN (0x4), LMA_EQ_VMA)
23
    SECTION_fixup (rom, ALIGN (0x4), LMA_EQ_VMA)
24
    SECTION_gcc_except_table (rom, ALIGN (0x4), LMA_EQ_VMA)
25
    SECTION_fixed_vectors (ram, 0x1000, LMA_EQ_VMA)
26
    SECTION_data (ram, 0x2000, FOLLOWING (.gcc_except_table))
27
    SECTION_bss (ram, ALIGN (0x4), LMA_EQ_VMA)
28
    CYG_LABEL_DEFN(__heap1) = ALIGN (0x1000);
29
    SECTIONS_END
30
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.