OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [i386/] [arch/] [v2_0/] [include/] [hal_cache.h] - Blame information for rev 27

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_HAL_CACHE_H
2
#define CYGONCE_HAL_CACHE_H
3
 
4
//=============================================================================
5
//
6
//      hal_cache.h
7
//
8
//      HAL cache control API
9
//
10
//=============================================================================
11
//####ECOSGPLCOPYRIGHTBEGIN####
12
// -------------------------------------------
13
// This file is part of eCos, the Embedded Configurable Operating System.
14
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
15
//
16
// eCos is free software; you can redistribute it and/or modify it under
17
// the terms of the GNU General Public License as published by the Free
18
// Software Foundation; either version 2 or (at your option) any later version.
19
//
20
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
21
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
22
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
23
// for more details.
24
//
25
// You should have received a copy of the GNU General Public License along
26
// with eCos; if not, write to the Free Software Foundation, Inc.,
27
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
28
//
29
// As a special exception, if other files instantiate templates or use macros
30
// or inline functions from this file, or you compile this file and link it
31
// with other works to produce a work based on this file, this file does not
32
// by itself cause the resulting work to be covered by the GNU General Public
33
// License. However the source code for this file must still be made available
34
// in accordance with section (3) of the GNU General Public License.
35
//
36
// This exception does not invalidate any other reasons why a work based on
37
// this file might be covered by the GNU General Public License.
38
//
39
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
40
// at http://sources.redhat.com/ecos/ecos-license/
41
// -------------------------------------------
42
//####ECOSGPLCOPYRIGHTEND####
43
//=============================================================================
44
//#####DESCRIPTIONBEGIN####
45
//
46
// Author(s):   nickg
47
// Contributors:proven
48
// Date:        1998-10-29
49
// Purpose:     Cache control API
50
// Description: The macros defined here provide the HAL APIs for handling
51
//              cache control operations.
52
// Usage:
53
//              #include <cyg/hal/hal_cache.h>
54
//              ...
55
//
56
//####DESCRIPTIONEND####
57
//
58
//=============================================================================
59
 
60
#include <cyg/infra/cyg_type.h>
61
 
62
//-----------------------------------------------------------------------------
63
// Cache dimensions
64
 
65
// Data cache
66
#define HAL_DCACHE_SIZE                 4096    // Size of data cache in bytes
67
#define HAL_DCACHE_LINE_SIZE            16      // Size of a data cache line
68
#define HAL_DCACHE_WAYS                 2       // Associativity of the cache
69
 
70
// Instruction cache
71
#define HAL_ICACHE_SIZE                 4096    // Size of cache in bytes
72
#define HAL_ICACHE_LINE_SIZE            16      // Size of a cache line
73
#define HAL_ICACHE_WAYS                 2       // Associativity of the cache
74
 
75
#define HAL_DCACHE_SETS (HAL_DCACHE_SIZE/(HAL_DCACHE_LINE_SIZE*HAL_DCACHE_WAYS))
76
#define HAL_ICACHE_SETS (HAL_ICACHE_SIZE/(HAL_ICACHE_LINE_SIZE*HAL_ICACHE_WAYS))
77
 
78
//-----------------------------------------------------------------------------
79
// Global control of data cache
80
 
81
// Enable the data cache
82
#define HAL_DCACHE_ENABLE()
83
 
84
// Disable the data cache
85
#define HAL_DCACHE_DISABLE()
86
 
87
// Query the state of the data cache
88
#define HAL_DCACHE_IS_ENABLED(_state_) \
89
CYG_MACRO_START                        \
90
_state_ = 1;                           \
91
CYG_MACRO_END
92
 
93
// Invalidate the entire cache
94
#define HAL_DCACHE_INVALIDATE_ALL()
95
 
96
// Synchronize the contents of the cache with memory.
97
#define HAL_DCACHE_SYNC()
98
 
99
// Set the data cache refill burst size
100
//#define HAL_DCACHE_BURST_SIZE(_size_)
101
 
102
// Set the data cache write mode
103
//#define HAL_DCACHE_WRITE_MODE( _mode_ )
104
 
105
//#define HAL_DCACHE_WRITETHRU_MODE       0
106
//#define HAL_DCACHE_WRITEBACK_MODE       1
107
 
108
// Load the contents of the given address range into the data cache
109
// and then lock the cache so that it stays there.
110
//#define HAL_DCACHE_LOCK(_base_, _size_)
111
 
112
// Undo a previous lock operation
113
//#define HAL_DCACHE_UNLOCK(_base_, _size_)
114
 
115
// Unlock entire cache
116
//#define HAL_DCACHE_UNLOCK_ALL()
117
 
118
//-----------------------------------------------------------------------------
119
// Data cache line control
120
 
121
// Allocate cache lines for the given address range without reading its
122
// contents from memory.
123
//#define HAL_DCACHE_ALLOCATE( _base_ , _size_ )
124
 
125
// Write dirty cache lines to memory and invalidate the cache entries
126
// for the given address range.
127
//#define HAL_DCACHE_FLUSH( _base_ , _size_ )
128
 
129
// Invalidate cache lines in the given range without writing to memory.
130
//#define HAL_DCACHE_INVALIDATE( _base_ , _size_ )
131
 
132
// Write dirty cache lines to memory for the given address range.
133
//#define HAL_DCACHE_STORE( _base_ , _size_ )
134
 
135
// Preread the given range into the cache with the intention of reading
136
// from it later.
137
//#define HAL_DCACHE_READ_HINT( _base_ , _size_ )
138
 
139
// Preread the given range into the cache with the intention of writing
140
// to it later.
141
//#define HAL_DCACHE_WRITE_HINT( _base_ , _size_ )
142
 
143
// Allocate and zero the cache lines associated with the given range.
144
//#define HAL_DCACHE_ZERO( _base_ , _size_ )
145
 
146
//-----------------------------------------------------------------------------
147
// Global control of Instruction cache
148
 
149
// Enable the instruction cache
150
#define HAL_ICACHE_ENABLE()
151
 
152
// Disable the instruction cache
153
#define HAL_ICACHE_DISABLE()
154
 
155
// Query the state of the instruction cache
156
#define HAL_ICACHE_IS_ENABLED(_state_) \
157
CYG_MACRO_START                        \
158
_state_ = 1;                           \
159
CYG_MACRO_END
160
 
161
// Invalidate the entire cache
162
#define HAL_ICACHE_INVALIDATE_ALL()
163
 
164
// Synchronize the contents of the cache with memory.
165
#define HAL_ICACHE_SYNC()
166
 
167
// Set the instruction cache refill burst size
168
//#define HAL_ICACHE_BURST_SIZE(_size_)
169
 
170
// Load the contents of the given address range into the instruction cache
171
// and then lock the cache so that it stays there.
172
//#define HAL_ICACHE_LOCK(_base_, _size_)
173
 
174
// Undo a previous lock operation
175
//#define HAL_ICACHE_UNLOCK(_base_, _size_)
176
 
177
//-----------------------------------------------------------------------------
178
// Instruction cache line control
179
 
180
// Invalidate cache lines in the given range without writing to memory.
181
//#define HAL_ICACHE_INVALIDATE( _base_ , _size_ )
182
 
183
//-----------------------------------------------------------------------------
184
#endif // ifndef CYGONCE_HAL_CACHE_H
185
// End of hal_cache.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.