OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [powerpc/] [arch/] [v2_0/] [include/] [hal_io.h] - Blame information for rev 565

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_HAL_IO_H
2
#define CYGONCE_HAL_IO_H
3
 
4
//=============================================================================
5
//
6
//      hal_io.h
7
//
8
//      HAL device IO register support.
9
//
10
//=============================================================================
11
//####ECOSGPLCOPYRIGHTBEGIN####
12
// -------------------------------------------
13
// This file is part of eCos, the Embedded Configurable Operating System.
14
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
15
// Copyright (C) 2002 Gary Thomas
16
//
17
// eCos is free software; you can redistribute it and/or modify it under
18
// the terms of the GNU General Public License as published by the Free
19
// Software Foundation; either version 2 or (at your option) any later version.
20
//
21
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
22
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
23
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
24
// for more details.
25
//
26
// You should have received a copy of the GNU General Public License along
27
// with eCos; if not, write to the Free Software Foundation, Inc.,
28
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
29
//
30
// As a special exception, if other files instantiate templates or use macros
31
// or inline functions from this file, or you compile this file and link it
32
// with other works to produce a work based on this file, this file does not
33
// by itself cause the resulting work to be covered by the GNU General Public
34
// License. However the source code for this file must still be made available
35
// in accordance with section (3) of the GNU General Public License.
36
//
37
// This exception does not invalidate any other reasons why a work based on
38
// this file might be covered by the GNU General Public License.
39
//
40
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
41
// at http://sources.redhat.com/ecos/ecos-license/
42
// -------------------------------------------
43
//####ECOSGPLCOPYRIGHTEND####
44
//=============================================================================
45
//#####DESCRIPTIONBEGIN####
46
//
47
// Author(s):   nickg
48
// Contributors:        nickg
49
// Date:        1998-02-17
50
// Purpose:     Define IO register support
51
// Description: The macros defined here provide the HAL APIs for handling
52
//              device IO control registers.
53
//              
54
// Usage:
55
//              #include <cyg/hal/hal_io.h>
56
//              ...
57
//              
58
//
59
//####DESCRIPTIONEND####
60
//
61
//=============================================================================
62
 
63
#include <cyg/infra/cyg_type.h>
64
#ifdef CYGBLD_HAL_PLF_IO_H
65
#include CYGBLD_HAL_PLF_IO_H
66
#endif
67
 
68
//-----------------------------------------------------------------------------
69
// Enforce in-order IO for all HAL reads/writes using this macro.
70
#define HAL_IO_BARRIER()                        \
71
    asm volatile ( "eieio" : : : "memory" )
72
 
73
//-----------------------------------------------------------------------------
74
// IO Register address.
75
// This type is for recording the address of an IO register.
76
 
77
typedef volatile CYG_ADDRWORD HAL_IO_REGISTER;
78
 
79
//-----------------------------------------------------------------------------
80
// BYTE Register access.
81
// Individual and vectorized access to 8 bit registers.
82
 
83
#define HAL_READ_UINT8( _register_, _value_ )           \
84
    CYG_MACRO_START                                     \
85
    ((_value_) = *((volatile CYG_BYTE *)(_register_))); \
86
    HAL_IO_BARRIER ();                                  \
87
    CYG_MACRO_END
88
 
89
#define HAL_WRITE_UINT8( _register_, _value_ )          \
90
    CYG_MACRO_START                                     \
91
    (*((volatile CYG_BYTE *)(_register_)) = (_value_)); \
92
    HAL_IO_BARRIER ();                                  \
93
    CYG_MACRO_END
94
 
95
#define HAL_READ_UINT8_VECTOR( _register_, _buf_, _count_, _step_ )     \
96
    CYG_MACRO_START                                                     \
97
    cyg_count32 _i_,_j_;                                                \
98
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
99
        (_buf_)[_i_] = ((volatile CYG_BYTE *)(_register_))[_j_];        \
100
        HAL_IO_BARRIER ();                                              \
101
    }                                                                   \
102
    CYG_MACRO_END
103
 
104
#define HAL_WRITE_UINT8_VECTOR( _register_, _buf_, _count_, _step_ )    \
105
    CYG_MACRO_START                                                     \
106
    cyg_count32 _i_,_j_;                                                \
107
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
108
        ((volatile CYG_BYTE *)(_register_))[_j_] = (_buf_)[_i_];        \
109
        HAL_IO_BARRIER ();                                              \
110
    }                                                                   \
111
    CYG_MACRO_END
112
 
113
 
114
//-----------------------------------------------------------------------------
115
// 16 bit access.
116
// Individual and vectorized access to 16 bit registers.
117
 
118
#define HAL_READ_UINT16( _register_, _value_ )                  \
119
    CYG_MACRO_START                                             \
120
    ((_value_) = *((volatile CYG_WORD16 *)(_register_)));       \
121
    HAL_IO_BARRIER ();                                          \
122
    CYG_MACRO_END
123
 
124
#define HAL_WRITE_UINT16( _register_, _value_ )                 \
125
    CYG_MACRO_START                                             \
126
    (*((volatile CYG_WORD16 *)(_register_)) = (_value_));       \
127
    HAL_IO_BARRIER ();                                          \
128
    CYG_MACRO_END
129
 
130
#define HAL_READ_UINT16_VECTOR( _register_, _buf_, _count_, _step_ )    \
131
    CYG_MACRO_START                                                     \
132
    cyg_count32 _i_,_j_;                                                \
133
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
134
        (_buf_)[_i_] = ((volatile CYG_WORD16 *)(_register_))[_j_];      \
135
        HAL_IO_BARRIER ();                                              \
136
    }                                                                   \
137
    CYG_MACRO_END
138
 
139
#define HAL_WRITE_UINT16_VECTOR( _register_, _buf_, _count_, _step_ )   \
140
    CYG_MACRO_START                                                     \
141
    cyg_count32 _i_,_j_;                                                \
142
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
143
        ((volatile CYG_WORD16 *)(_register_))[_j_] = (_buf_)[_i_];      \
144
        HAL_IO_BARRIER ();                                              \
145
    }                                                                   \
146
    CYG_MACRO_END
147
 
148
//-----------------------------------------------------------------------------
149
// 32 bit access.
150
// Individual and vectorized access to 32 bit registers.
151
 
152
#define HAL_READ_UINT32( _register_, _value_ )                  \
153
    CYG_MACRO_START                                             \
154
    ((_value_) = *((volatile CYG_WORD32 *)(_register_)));       \
155
    HAL_IO_BARRIER ();                                          \
156
    CYG_MACRO_END
157
 
158
#define HAL_WRITE_UINT32( _register_, _value_ )                 \
159
    CYG_MACRO_START                                             \
160
    (*((volatile CYG_WORD32 *)(_register_)) = (_value_));       \
161
    HAL_IO_BARRIER ();                                          \
162
    CYG_MACRO_END
163
 
164
#define HAL_READ_UINT32_VECTOR( _register_, _buf_, _count_, _step_ )    \
165
    CYG_MACRO_START                                                     \
166
    cyg_count32 _i_,_j_;                                                \
167
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
168
        (_buf_)[_i_] = ((volatile CYG_WORD32 *)(_register_))[_j_];      \
169
        HAL_IO_BARRIER ();                                              \
170
    }                                                                   \
171
    CYG_MACRO_END
172
 
173
#define HAL_WRITE_UINT32_VECTOR( _register_, _buf_, _count_, _step_ )   \
174
    CYG_MACRO_START                                                     \
175
    cyg_count32 _i_,_j_;                                                \
176
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
177
        ((volatile CYG_WORD32 *)(_register_))[_j_] = (_buf_)[_i_];      \
178
        HAL_IO_BARRIER ();                                              \
179
    }                                                                   \
180
    CYG_MACRO_END
181
 
182
//-----------------------------------------------------------------------------
183
#endif // ifndef CYGONCE_HAL_IO_H
184
// End of hal_io.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.