OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [powerpc/] [ts6/] [v2_0/] [include/] [pkgconf/] [mlt_powerpc_ts6_romram.ldi] - Blame information for rev 308

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
// eCos memory layout - Fri Oct 20 10:36:41 2000
2
 
3
// This is a generated file - do not edit
4
 
5
#include 
6
 
7
MEMORY
8
{
9
    ram : ORIGIN = 0x00000000, LENGTH = 0x03000000
10
    rom : ORIGIN = 0x03F00000, LENGTH = 0x00100000
11
}
12
 
13
SECTIONS
14
{
15
    SECTIONS_BEGIN
16
    SECTION_vectors (rom, 0x03f00000, LMA_EQ_VMA)
17
    SECTION_text (rom, ALIGN (0x4), LMA_EQ_VMA)
18
    SECTION_fini (rom, ALIGN (0x4), LMA_EQ_VMA)
19
    SECTION_rodata1 (rom, ALIGN (0x8), LMA_EQ_VMA)
20
    SECTION_rodata (rom, ALIGN (0x8), LMA_EQ_VMA)
21
    SECTION_fixup (rom, ALIGN (0x4), LMA_EQ_VMA)
22
    SECTION_gcc_except_table (rom, ALIGN (0x1), LMA_EQ_VMA)
23
    CYG_LABEL_DEFN(__reserved_vectors)       = 0;           . = CYG_LABEL_DEFN(__reserved_vectors)       + 0x3000;
24
    CYG_LABEL_DEFN(__reserved_vsr_table)     = ALIGN (0x1); . = CYG_LABEL_DEFN(__reserved_vsr_table)     + 0x200;
25
    CYG_LABEL_DEFN(__reserved_virtual_table) = ALIGN (0x1); . = CYG_LABEL_DEFN(__reserved_virtual_table) + 0x100;
26
    CYG_LABEL_DEFN(__reserved_for_flash)     = ALIGN (0x1); . = CYG_LABEL_DEFN(__reserved_for_flash)     + 0xcd00;
27
    SECTION_data (ram, ALIGN (0x10), FOLLOWING (.gcc_except_table))
28
    SECTION_sbss (ram, ALIGN (0x4), LMA_EQ_VMA)
29
    SECTION_bss (ram, ALIGN (0x10), LMA_EQ_VMA)
30
    CYG_LABEL_DEFN(__heap1) = ALIGN (0x8);
31
    SECTIONS_END
32
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.