OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [sh/] [arch/] [v2_0/] [include/] [hal_io.h] - Blame information for rev 174

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_HAL_IO_H
2
#define CYGONCE_HAL_IO_H
3
 
4
//=============================================================================
5
//
6
//      hal_io.h
7
//
8
//      HAL device IO register support.
9
//
10
//=============================================================================
11
//####ECOSGPLCOPYRIGHTBEGIN####
12
// -------------------------------------------
13
// This file is part of eCos, the Embedded Configurable Operating System.
14
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
15
//
16
// eCos is free software; you can redistribute it and/or modify it under
17
// the terms of the GNU General Public License as published by the Free
18
// Software Foundation; either version 2 or (at your option) any later version.
19
//
20
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
21
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
22
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
23
// for more details.
24
//
25
// You should have received a copy of the GNU General Public License along
26
// with eCos; if not, write to the Free Software Foundation, Inc.,
27
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
28
//
29
// As a special exception, if other files instantiate templates or use macros
30
// or inline functions from this file, or you compile this file and link it
31
// with other works to produce a work based on this file, this file does not
32
// by itself cause the resulting work to be covered by the GNU General Public
33
// License. However the source code for this file must still be made available
34
// in accordance with section (3) of the GNU General Public License.
35
//
36
// This exception does not invalidate any other reasons why a work based on
37
// this file might be covered by the GNU General Public License.
38
//
39
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
40
// at http://sources.redhat.com/ecos/ecos-license/
41
// -------------------------------------------
42
//####ECOSGPLCOPYRIGHTEND####
43
//=============================================================================
44
//#####DESCRIPTIONBEGIN####
45
//
46
// Author(s):   nickg
47
// Contributors:nickg, jskov
48
// Date:        1999-04-24
49
// Purpose:     Define IO register support
50
// Description: The macros defined here provide the HAL APIs for handling
51
//              device IO control registers.
52
//              
53
// Usage:
54
//              #include <cyg/hal/hal_io.h>
55
//              ...
56
//              
57
//
58
//####DESCRIPTIONEND####
59
//
60
//=============================================================================
61
 
62
#include <cyg/infra/cyg_type.h>
63
#include <cyg/hal/var_io.h>
64
 
65
//-----------------------------------------------------------------------------
66
// IO Register address.
67
// This type is for recording the address of an IO register.
68
 
69
typedef volatile CYG_ADDRWORD HAL_IO_REGISTER;
70
 
71
//-----------------------------------------------------------------------------
72
// BYTE Register access.
73
// Individual and vectorized access to 8 bit registers.
74
 
75
#define HAL_READ_UINT8( _register_, _value_ )           \
76
    CYG_MACRO_START                                     \
77
    ((_value_) = *((volatile CYG_BYTE *)(_register_))); \
78
    CYG_MACRO_END
79
 
80
#define HAL_WRITE_UINT8( _register_, _value_ )          \
81
    CYG_MACRO_START                                     \
82
    (*((volatile CYG_BYTE *)(_register_)) = (_value_)); \
83
    CYG_MACRO_END
84
 
85
#define HAL_READ_UINT8_VECTOR( _register_, _buf_, _count_, _step_ )     \
86
    CYG_MACRO_START                                                     \
87
    cyg_count32 _i_,_j_;                                                \
88
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
89
        (_buf_)[_i_] = ((volatile CYG_BYTE *)(_register_))[_j_];        \
90
    }                                                                   \
91
    CYG_MACRO_END
92
 
93
#define HAL_WRITE_UINT8_VECTOR( _register_, _buf_, _count_, _step_ )    \
94
    CYG_MACRO_START                                                     \
95
    cyg_count32 _i_,_j_;                                                \
96
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
97
        ((volatile CYG_BYTE *)(_register_))[_j_] = (_buf_)[_i_];        \
98
    }                                                                   \
99
    CYG_MACRO_END
100
 
101
 
102
//-----------------------------------------------------------------------------
103
// 16 bit access.
104
// Individual and vectorized access to 16 bit registers.
105
 
106
#define HAL_READ_UINT16( _register_, _value_ )                  \
107
    CYG_MACRO_START                                             \
108
    ((_value_) = *((volatile CYG_WORD16 *)(_register_)));       \
109
    CYG_MACRO_END
110
 
111
#define HAL_WRITE_UINT16( _register_, _value_ )                 \
112
    CYG_MACRO_START                                             \
113
    (*((volatile CYG_WORD16 *)(_register_)) = (_value_));       \
114
    CYG_MACRO_END
115
 
116
#define HAL_READ_UINT16_VECTOR( _register_, _buf_, _count_, _step_ )    \
117
    CYG_MACRO_START                                                     \
118
    cyg_count32 _i_,_j_;                                                \
119
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
120
        (_buf_)[_i_] = ((volatile CYG_WORD16 *)(_register_))[_j_];      \
121
    }                                                                   \
122
    CYG_MACRO_END
123
 
124
#define HAL_WRITE_UINT16_VECTOR( _register_, _buf_, _count_, _step_ )   \
125
    CYG_MACRO_START                                                     \
126
    cyg_count32 _i_,_j_;                                                \
127
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
128
        ((volatile CYG_WORD16 *)(_register_))[_j_] = (_buf_)[_i_];      \
129
    }                                                                   \
130
    CYG_MACRO_END
131
 
132
//-----------------------------------------------------------------------------
133
// 32 bit access.
134
// Individual and vectorized access to 32 bit registers.
135
 
136
#define HAL_READ_UINT32( _register_, _value_ )                  \
137
    CYG_MACRO_START                                             \
138
    ((_value_) = *((volatile CYG_WORD32 *)(_register_)));       \
139
    CYG_MACRO_END
140
 
141
#define HAL_WRITE_UINT32( _register_, _value_ )                 \
142
    CYG_MACRO_START                                             \
143
    (*((volatile CYG_WORD32 *)(_register_)) = (_value_));       \
144
    CYG_MACRO_END
145
 
146
#define HAL_READ_UINT32_VECTOR( _register_, _buf_, _count_, _step_ )    \
147
    CYG_MACRO_START                                                     \
148
    cyg_count32 _i_,_j_;                                                \
149
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
150
        (_buf_)[_i_] = ((volatile CYG_WORD32 *)(_register_))[_j_];      \
151
    }                                                                   \
152
    CYG_MACRO_END
153
 
154
#define HAL_WRITE_UINT32_VECTOR( _register_, _buf_, _count_, _step_ )   \
155
    CYG_MACRO_START                                                     \
156
    cyg_count32 _i_,_j_;                                                \
157
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
158
        ((volatile CYG_WORD32 *)(_register_))[_j_] = (_buf_)[_i_];      \
159
    }                                                                   \
160
    CYG_MACRO_END
161
 
162
//-----------------------------------------------------------------------------
163
#endif // ifndef CYGONCE_HAL_IO_H
164
// End of hal_io.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.