1 |
27 |
unneback |
#ifndef CYGONCE_PLF_IO_H
|
2 |
|
|
#define CYGONCE_PLF_IO_H
|
3 |
|
|
|
4 |
|
|
//=============================================================================
|
5 |
|
|
//
|
6 |
|
|
// plf_io.h
|
7 |
|
|
//
|
8 |
|
|
// Platform specific IO support
|
9 |
|
|
//
|
10 |
|
|
//=============================================================================
|
11 |
|
|
//####ECOSGPLCOPYRIGHTBEGIN####
|
12 |
|
|
// -------------------------------------------
|
13 |
|
|
// This file is part of eCos, the Embedded Configurable Operating System.
|
14 |
|
|
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
|
15 |
|
|
//
|
16 |
|
|
// eCos is free software; you can redistribute it and/or modify it under
|
17 |
|
|
// the terms of the GNU General Public License as published by the Free
|
18 |
|
|
// Software Foundation; either version 2 or (at your option) any later version.
|
19 |
|
|
//
|
20 |
|
|
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
|
21 |
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
22 |
|
|
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
23 |
|
|
// for more details.
|
24 |
|
|
//
|
25 |
|
|
// You should have received a copy of the GNU General Public License along
|
26 |
|
|
// with eCos; if not, write to the Free Software Foundation, Inc.,
|
27 |
|
|
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
|
28 |
|
|
//
|
29 |
|
|
// As a special exception, if other files instantiate templates or use macros
|
30 |
|
|
// or inline functions from this file, or you compile this file and link it
|
31 |
|
|
// with other works to produce a work based on this file, this file does not
|
32 |
|
|
// by itself cause the resulting work to be covered by the GNU General Public
|
33 |
|
|
// License. However the source code for this file must still be made available
|
34 |
|
|
// in accordance with section (3) of the GNU General Public License.
|
35 |
|
|
//
|
36 |
|
|
// This exception does not invalidate any other reasons why a work based on
|
37 |
|
|
// this file might be covered by the GNU General Public License.
|
38 |
|
|
//
|
39 |
|
|
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
|
40 |
|
|
// at http://sources.redhat.com/ecos/ecos-license/
|
41 |
|
|
// -------------------------------------------
|
42 |
|
|
//####ECOSGPLCOPYRIGHTEND####
|
43 |
|
|
//=============================================================================
|
44 |
|
|
//#####DESCRIPTIONBEGIN####
|
45 |
|
|
//
|
46 |
|
|
// Author(s): jskov
|
47 |
|
|
// Contributors: jskov
|
48 |
|
|
// Date: 2001-05-29
|
49 |
|
|
// Purpose: HS7729PCI SD0001 PCI IO support macros
|
50 |
|
|
// Description:
|
51 |
|
|
// Usage: #include <cyg/hal/plf_io.h>
|
52 |
|
|
//
|
53 |
|
|
//####DESCRIPTIONEND####
|
54 |
|
|
//
|
55 |
|
|
//=============================================================================
|
56 |
|
|
|
57 |
|
|
#include <cyg/hal/hal_io.h> // IO macros
|
58 |
|
|
#include <cyg/hal/sd0001.h> // SD0001 registers
|
59 |
|
|
#include <cyg/hal/hal_intr.h> // interrupt
|
60 |
|
|
|
61 |
|
|
extern cyg_uint32 cyg_hal_plf_pci_cfg_read_dword (cyg_uint32 bus, cyg_uint32 devfn,
|
62 |
|
|
cyg_uint32 offset);
|
63 |
|
|
extern cyg_uint16 cyg_hal_plf_pci_cfg_read_word (cyg_uint32 bus, cyg_uint32 devfn,
|
64 |
|
|
cyg_uint32 offset);
|
65 |
|
|
extern cyg_uint8 cyg_hal_plf_pci_cfg_read_byte (cyg_uint32 bus, cyg_uint32 devfn,
|
66 |
|
|
cyg_uint32 offset);
|
67 |
|
|
extern void cyg_hal_plf_pci_cfg_write_dword (cyg_uint32 bus, cyg_uint32 devfn,
|
68 |
|
|
cyg_uint32 offset, cyg_uint32 val);
|
69 |
|
|
extern void cyg_hal_plf_pci_cfg_write_word (cyg_uint32 bus, cyg_uint32 devfn,
|
70 |
|
|
cyg_uint32 offset, cyg_uint16 val);
|
71 |
|
|
extern void cyg_hal_plf_pci_cfg_write_byte (cyg_uint32 bus, cyg_uint32 devfn,
|
72 |
|
|
cyg_uint32 offset, cyg_uint8 val);
|
73 |
|
|
|
74 |
|
|
|
75 |
|
|
// Initialize the PCI bus.
|
76 |
|
|
externC void cyg_hal_plf_pci_init(void);
|
77 |
|
|
#define HAL_PCI_INIT() cyg_hal_plf_pci_init()
|
78 |
|
|
|
79 |
|
|
// Map PCI device resources starting from these addresses in PCI space.
|
80 |
|
|
#define HAL_PCI_ALLOC_BASE_IO 0x00000000
|
81 |
|
|
#define HAL_PCI_ALLOC_BASE_MEMORY 0x00000000
|
82 |
|
|
|
83 |
|
|
// This is where the PCI spaces are mapped in the CPU's address space.
|
84 |
|
|
#define HAL_PCI_PHYSICAL_IO_BASE 0xb0800000
|
85 |
|
|
#define HAL_PCI_PHYSICAL_MEMORY_BASE 0xb1000000
|
86 |
|
|
|
87 |
|
|
// Read a value from the PCI configuration space of the appropriate
|
88 |
|
|
// size at an address composed from the bus, devfn and offset.
|
89 |
|
|
#define HAL_PCI_CFG_READ_UINT8( __bus, __devfn, __offset, __val ) \
|
90 |
|
|
__val = cyg_hal_plf_pci_cfg_read_byte((__bus), (__devfn), (__offset))
|
91 |
|
|
|
92 |
|
|
#define HAL_PCI_CFG_READ_UINT16( __bus, __devfn, __offset, __val ) \
|
93 |
|
|
__val = cyg_hal_plf_pci_cfg_read_word((__bus), (__devfn), (__offset))
|
94 |
|
|
|
95 |
|
|
#define HAL_PCI_CFG_READ_UINT32( __bus, __devfn, __offset, __val ) \
|
96 |
|
|
__val = cyg_hal_plf_pci_cfg_read_dword((__bus), (__devfn), (__offset))
|
97 |
|
|
|
98 |
|
|
// Write a value to the PCI configuration space of the appropriate
|
99 |
|
|
// size at an address composed from the bus, devfn and offset.
|
100 |
|
|
#define HAL_PCI_CFG_WRITE_UINT8( __bus, __devfn, __offset, __val ) \
|
101 |
|
|
cyg_hal_plf_pci_cfg_write_byte((__bus), (__devfn), (__offset), (__val))
|
102 |
|
|
|
103 |
|
|
#define HAL_PCI_CFG_WRITE_UINT16( __bus, __devfn, __offset, __val ) \
|
104 |
|
|
cyg_hal_plf_pci_cfg_write_word((__bus), (__devfn), (__offset), (__val))
|
105 |
|
|
|
106 |
|
|
#define HAL_PCI_CFG_WRITE_UINT32( __bus, __devfn, __offset, __val ) \
|
107 |
|
|
cyg_hal_plf_pci_cfg_write_dword((__bus), (__devfn), (__offset), (__val))
|
108 |
|
|
|
109 |
|
|
// Read/write data to PCI IO space
|
110 |
|
|
#if 0
|
111 |
|
|
|
112 |
|
|
extern void cyg_hal_plf_pci_io_write_byte (cyg_uint32 addr, cyg_uint8 data);
|
113 |
|
|
extern void cyg_hal_plf_pci_io_write_word (cyg_uint32 addr, cyg_uint16 data);
|
114 |
|
|
extern void cyg_hal_plf_pci_io_write_dword (cyg_uint32 addr, cyg_uint32 data);
|
115 |
|
|
extern cyg_uint8 cyg_hal_plf_pci_io_read_byte (cyg_uint32 addr);
|
116 |
|
|
extern cyg_uint16 cyg_hal_plf_pci_io_read_word (cyg_uint32 addr);
|
117 |
|
|
extern cyg_uint32 cyg_hal_plf_pci_io_read_dword (cyg_uint32 addr);
|
118 |
|
|
|
119 |
|
|
#define HAL_PCI_IO_READ_UINT8(addr, datum) datum = cyg_hal_plf_pci_io_read_byte((cyg_uint32)addr)
|
120 |
|
|
#define HAL_PCI_IO_READ_UINT16(addr, datum) datum = cyg_hal_plf_pci_io_read_word((cyg_uint32)addr)
|
121 |
|
|
#define HAL_PCI_IO_READ_UINT32(addr, datum) datum = cyg_hal_plf_pci_io_read_dword((cyg_uint32)addr)
|
122 |
|
|
#define HAL_PCI_IO_WRITE_UINT8(addr, datum) cyg_hal_plf_pci_io_write_byte((cyg_uint32)addr, datum)
|
123 |
|
|
#define HAL_PCI_IO_WRITE_UINT16(addr, datum) cyg_hal_plf_pci_io_write_word((cyg_uint32)addr, datum)
|
124 |
|
|
#define HAL_PCI_IO_WRITE_UINT32(addr, datum) cyg_hal_plf_pci_io_write_dword((cyg_uint32)addr, datum)
|
125 |
|
|
#endif
|
126 |
|
|
|
127 |
|
|
// Translate the PCI interrupt requested by the device (INTA#, INTB#,
|
128 |
|
|
// INTC# or INTD#) to the associated CPU interrupt (i.e., HAL vector).
|
129 |
|
|
#define HAL_PCI_TRANSLATE_INTERRUPT( __bus, __devfn, __vec, __valid) \
|
130 |
|
|
CYG_MACRO_START \
|
131 |
|
|
cyg_uint8 __req; \
|
132 |
|
|
HAL_PCI_CFG_READ_UINT8(__bus, __devfn, CYG_PCI_CFG_INT_PIN, __req); \
|
133 |
|
|
if (0 != __req) { \
|
134 |
|
|
CYG_ADDRWORD __translation[4] = { \
|
135 |
|
|
CYGNUM_HAL_INTERRUPT_PCIC, \
|
136 |
|
|
CYGNUM_HAL_INTERRUPT_PCIB, \
|
137 |
|
|
CYGNUM_HAL_INTERRUPT_PCIA, \
|
138 |
|
|
CYGNUM_HAL_INTERRUPT_PCID}; \
|
139 |
|
|
\
|
140 |
|
|
__vec = __translation[((__req+CYG_PCI_DEV_GET_DEV(__devfn))&3)]; \
|
141 |
|
|
__valid = true; \
|
142 |
|
|
} else { \
|
143 |
|
|
/* Device will not generate interrupt requests. */ \
|
144 |
|
|
__valid = false; \
|
145 |
|
|
} \
|
146 |
|
|
CYG_MACRO_END
|
147 |
|
|
|
148 |
|
|
|
149 |
|
|
// Can only do local bus (I think, my Japanese isn't good enough to be sure :)
|
150 |
|
|
// Ignore all but the first function on the SD0001
|
151 |
|
|
#define HAL_PCI_IGNORE_DEVICE(__bus, __dev, __fn) \
|
152 |
|
|
((0 != __bus) \
|
153 |
|
|
|| ((0 == __dev) && (0 != __fn)))
|
154 |
|
|
|
155 |
|
|
// Bus address translation macros
|
156 |
|
|
#define HAL_PCI_CPU_TO_BUS(__cpu_addr, __bus_addr) \
|
157 |
|
|
CYG_MACRO_START \
|
158 |
|
|
(__bus_addr) = CYGARC_BUS_ADDRESS(__cpu_addr); \
|
159 |
|
|
CYG_MACRO_END
|
160 |
|
|
|
161 |
|
|
#define HAL_PCI_BUS_TO_CPU(__bus_addr, __cpu_addr) \
|
162 |
|
|
CYG_MACRO_START \
|
163 |
|
|
(__cpu_addr) = CYGARC_UNCACHED_ADDRESS(__bus_addr); \
|
164 |
|
|
CYG_MACRO_END
|
165 |
|
|
|
166 |
|
|
|
167 |
|
|
//-----------------------------------------------------------------------------
|
168 |
|
|
// end of plf_io.h
|
169 |
|
|
#endif // CYGONCE_PLF_IO_H
|