OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [sh/] [se7751/] [v2_0/] [include/] [platform.inc] - Blame information for rev 174

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_HAL_PLATFORM_INC
2
#define CYGONCE_HAL_PLATFORM_INC
3
##=============================================================================
4
##
5
##      platform.inc
6
##
7
##      Hitachi SE7751 board assembler header file
8
##
9
##=============================================================================
10
#####ECOSGPLCOPYRIGHTBEGIN####
11
## -------------------------------------------
12
## This file is part of eCos, the Embedded Configurable Operating System.
13
## Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
14
##
15
## eCos is free software; you can redistribute it and/or modify it under
16
## the terms of the GNU General Public License as published by the Free
17
## Software Foundation; either version 2 or (at your option) any later version.
18
##
19
## eCos is distributed in the hope that it will be useful, but WITHOUT ANY
20
## WARRANTY; without even the implied warranty of MERCHANTABILITY or
21
## FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
22
## for more details.
23
##
24
## You should have received a copy of the GNU General Public License along
25
## with eCos; if not, write to the Free Software Foundation, Inc.,
26
## 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
27
##
28
## As a special exception, if other files instantiate templates or use macros
29
## or inline functions from this file, or you compile this file and link it
30
## with other works to produce a work based on this file, this file does not
31
## by itself cause the resulting work to be covered by the GNU General Public
32
## License. However the source code for this file must still be made available
33
## in accordance with section (3) of the GNU General Public License.
34
##
35
## This exception does not invalidate any other reasons why a work based on
36
## this file might be covered by the GNU General Public License.
37
##
38
## Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
39
## at http://sources.redhat.com/ecos/ecos-license/
40
## -------------------------------------------
41
#####ECOSGPLCOPYRIGHTEND####
42
##=============================================================================
43
#######DESCRIPTIONBEGIN####
44
##
45
## Author(s):   jskov
46
## Contributors:jskov
47
## Date:        2001-07-09
48
## Purpose:     Hitachi SE7751 platform startup
49
## Description: This file contains various definitions and macros that are
50
##              useful for writing assembly code for the Hitachi SE7751
51
##              board.
52
## Usage:
53
##              #include 
54
##              ...
55
##
56
##
57
######DESCRIPTIONEND####
58
##
59
##=============================================================================
60
 
61
#include 
62
 
63
#include 
64
#include 
65
 
66
#------------------------------------------------------------------------------
67
# Hardware initialization.
68
 
69
#define END   0
70
#define INT8  1
71
#define INT16 2
72
#define INT32 3
73
#define DELAY 4
74
 
75
        .macro  hal_hardware_init
76
        mova     init_table,r0
77
        mov      r0,r3
78
1:      mov.l    @r3+,r0                // Data type
79
        cmp/eq   #END,r0                // End of table
80
        bf       0f
81
        bra      9f
82
         nop
83
0:      cmp/eq   #INT8,r0
84
        bf       2f
85
        // 8 bit data
86
        mov.l    @r3+,r0                // addr
87
        mov.l    @r3+,r1                // data
88
        bra      1b
89
         mov.b   r1,@r0
90
2:      cmp/eq   #INT16,r0
91
        bf       3f
92
        // 16 bit data
93
        mov.l    @r3+,r0                // addr
94
        mov.l    @r3+,r1                // data
95
        bra      1b
96
         mov.w   r1,@r0
97
3:      cmp/eq   #INT32,r0
98
        bf       4f
99
        // 32 bit data
100
        mov.l    @r3+,r0                // addr
101
        mov.l    @r3+,r1                // data
102
        bra      1b
103
         mov.l   r1,@r0
104
4:      cmp/eq   #DELAY,r0
105
        bf       6f
106
        // delay
107
        mov.l    @r3+,r0                // count
108
5:      cmp/eq   #0,r0
109
        bt       1b
110
        bra      5b
111
         add     #-1,r0
112
6:      bra      1b
113
         nop
114
 
115
        .align  2
116
init_table:
117
        .long   INT16, CYGARC_REG_WTCSR, 0xA502
118
        .long   INT16, CYGARC_REG_WTCNT, 0x5A00
119
        .long   INT16, CYGARC_REG_FRQCR, CYGARC_REG_FRQCR_INIT
120
        .long   INT32, CYGARC_REG_BCR1, 0x00080008
121
        .long   INT16, CYGARC_REG_BCR2, 0x2ffc
122
        .long   INT32, CYGARC_REG_WCR1, 0x02770771
123
        .long   INT32, CYGARC_REG_WCR2, 0x7ffe4fe7
124
        .long   INT32, CYGARC_REG_WCR3, 0x01777771
125
        .long   INT16, CYGARC_REG_PCR,   0x0000
126
        .long   INT16, CYGARC_REG_RTCNT, 0xa500
127
        .long   INT16, CYGARC_REG_RTCOR, 0xa506
128
        .long   INT16, CYGARC_REG_RFCR,  0xa400
129
        .long   INT32, CYGARC_REG_MCR,   0x100901b4
130
        .long   INT8, 0xff940088, 0x00  // CS3 area SDRAM mode register
131
        .long   INT16, CYGARC_REG_RTCSR, 0xa508
132
        .long   DELAY, 100
133
        .long   INT32, CYGARC_REG_MCR,   0x500901b4
134
        .long   INT8, 0xff940088, 0x00  // CS3 area SDRAM mode register
135
        .long   INT16, CYGARC_REG_RTCSR, 0xa518
136
        .long   INT32, CYGARC_REG_PCTRA, 0x00000000
137
        .long   INT32, CYGARC_REG_PCTRB, 0x00000000
138
        .long   INT16, CYGARC_REG_GPIOIC, 0x0000
139
        .long   END
140
9:
141
        .endm
142
 
143
#------------------------------------------------------------------------------
144
# Monitor initialization.
145
 
146
#ifndef CYGPKG_HAL_SH_MON_DEFINED
147
 
148
#if     !defined(CYG_HAL_STARTUP_RAM) ||                \
149
        (       defined(CYG_HAL_STARTUP_RAM) &&         \
150
                !defined(CYGSEM_HAL_USE_ROM_MONITOR))
151
 
152
        # If we are not starting up from RAM, or we are starting in
153
        # RAM and NOT using a ROM monitor, initialize the VSR table.
154
 
155
        .macro  hal_mon_init
156
        mov.l   $hal_vsr_table,r3
157
        # Write exception vectors
158
        mov.l   $cyg_hal_default_exception_vsr,r4
159
        mov     #CYGNUM_HAL_VSR_EXCEPTION_COUNT,r5
160
1:      mov.l   r4,@r3
161
        add     #4,r3
162
        dt      r5
163
        bf      1b
164
        # Write interrupt vector
165
        mov.l   $cyg_hal_default_interrupt_vsr,r4
166
        mov.l   $hal_vsr_table,r3
167
        add     #CYGNUM_HAL_VECTOR_INTERRUPT*4,r3
168
        mov.l   r4,@r3
169
        bra     2f
170
         nop
171
        .align  2
172
 
173
        SYM_PTR_REF(cyg_hal_default_exception_vsr)
174
        SYM_PTR_REF(cyg_hal_default_interrupt_vsr)
175
        SYM_PTR_REF(hal_vsr_table)
176
2:
177
        .endm
178
 
179
#elif defined(CYG_HAL_STARTUP_RAM) && defined(CYGSEM_HAL_USE_ROM_MONITOR)
180
 
181
        # Initialize the VSR table entries
182
        # We only take control of the interrupt vector,
183
        # the rest are left to the ROM for now...
184
 
185
        .macro  hal_mon_init
186
        # Write interrupt vector
187
        mov.l   $hal_vsr_table,r3
188
        mov.l   $cyg_hal_default_interrupt_vsr,r4
189
        add     #CYGNUM_HAL_VECTOR_INTERRUPT*4,r3
190
        mov.l   r4,@r3
191
        bra     2f
192
         nop
193
        .align  2
194
 
195
        SYM_PTR_REF(cyg_hal_default_interrupt_vsr)
196
        SYM_PTR_REF(hal_vsr_table)
197
2:
198
        .endm
199
 
200
#else
201
 
202
        .macro  hal_mon_init
203
        .endm
204
 
205
#endif
206
 
207
 
208
#define CYGPKG_HAL_SH_MON_DEFINED
209
 
210
#endif // CYGPKG_HAL_SH_MON_DEFINED
211
 
212
#endif // CYGONCE_HAL_PLATFORM_INC

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.