OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [sh/] [sh2/] [v2_0/] [include/] [var_regs.h] - Blame information for rev 591

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_VAR_SH_REGS_H
2
#define CYGONCE_VAR_SH_REGS_H
3
//=============================================================================
4
//
5
//      sh_regs.h
6
//
7
//      SH CPU definitions
8
//
9
//=============================================================================
10
//####ECOSGPLCOPYRIGHTBEGIN####
11
// -------------------------------------------
12
// This file is part of eCos, the Embedded Configurable Operating System.
13
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
14
//
15
// eCos is free software; you can redistribute it and/or modify it under
16
// the terms of the GNU General Public License as published by the Free
17
// Software Foundation; either version 2 or (at your option) any later version.
18
//
19
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
20
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
21
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
22
// for more details.
23
//
24
// You should have received a copy of the GNU General Public License along
25
// with eCos; if not, write to the Free Software Foundation, Inc.,
26
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
27
//
28
// As a special exception, if other files instantiate templates or use macros
29
// or inline functions from this file, or you compile this file and link it
30
// with other works to produce a work based on this file, this file does not
31
// by itself cause the resulting work to be covered by the GNU General Public
32
// License. However the source code for this file must still be made available
33
// in accordance with section (3) of the GNU General Public License.
34
//
35
// This exception does not invalidate any other reasons why a work based on
36
// this file might be covered by the GNU General Public License.
37
//
38
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
39
// at http://sources.redhat.com/ecos/ecos-license/
40
// -------------------------------------------
41
//####ECOSGPLCOPYRIGHTEND####
42
//=============================================================================
43
//#####DESCRIPTIONBEGIN####
44
//
45
// Author(s):   jskov
46
// Contributors:jskov
47
// Date:        1999-04-24
48
// Purpose:     Define CPU memory mapped registers etc.
49
// Usage:       #include <cyg/hal/sh_regs.h>
50
// Notes:
51
//   This file describes registers for on-core modules found in all
52
//   the SH3 CPUs supported by the HAL. For each CPU is defined a
53
//   module specification file (mod_<CPU model number>.h) which lists
54
//   modules (and their version if applicable) included in that
55
//   particular CPU model.  Note that the versioning is ad hoc;
56
//   it doesn't reflect Hitachi internal versioning in any way.
57
//              
58
//####DESCRIPTIONEND####
59
//
60
//=============================================================================
61
 
62
// Find out which modules are supported by the chosen CPU
63
#include <pkgconf/system.h>
64
#include CYGBLD_HAL_CPU_MODULES_H
65
 
66
//==========================================================================
67
//                             CPU Definitions
68
//==========================================================================
69
 
70
//--------------------------------------------------------------------------
71
// Status register
72
#define CYGARC_REG_SR_MD                0x40000000
73
#define CYGARC_REG_SR_RB                0x20000000
74
#define CYGARC_REG_SR_BL                0x10000000
75
#define CYGARC_REG_SR_M                 0x00000200
76
#define CYGARC_REG_SR_Q                 0x00000100
77
#define CYGARC_REG_SR_IMASK             0x000000f0
78
#define CYGARC_REG_SR_I3                0x00000080
79
#define CYGARC_REG_SR_I2                0x00000040
80
#define CYGARC_REG_SR_I1                0x00000020
81
#define CYGARC_REG_SR_I0                0x00000010
82
#define CYGARC_REG_SR_S                 0x00000002
83
#define CYGARC_REG_SR_T                 0x00000001
84
 
85
 
86
//==========================================================================
87
//                             Module Definitions
88
//==========================================================================
89
 
90
#include <cyg/hal/mod_regs_cpg.h>
91
#include <cyg/hal/mod_regs_mmu.h>
92
#include <cyg/hal/mod_regs_ser.h>
93
#include <cyg/hal/mod_regs_ubc.h>
94
 
95
#if (CYGARC_SH_MOD_BSC == 1)
96
# include <cyg/hal/mod_regs_bsc.h>
97
#elif (CYGARC_SH_MOD_BSC == 2)
98
# include <cyg/hal/mod_regs_bsc_2.h>
99
#else
100
# error "Unknown BSC header type"
101
#endif
102
#if (CYGARC_SH_MOD_WDT == 1)
103
# include <cyg/hal/mod_regs_wdt.h>
104
#elif (CYGARC_SH_MOD_WDT == 2)
105
# include <cyg/hal/mod_regs_wdt_2.h>
106
#else
107
# error "Unknown WDT header type"
108
#endif
109
#if (CYGARC_SH_MOD_CAC == 1)
110
# include <cyg/hal/mod_regs_cac.h>
111
#elif (CYGARC_SH_MOD_CAC == 2)
112
# include <cyg/hal/mod_regs_cac_2.h>
113
#else
114
# error "Unknown CAC header type"
115
#endif
116
#if (CYGARC_SH_MOD_INTC == 1)
117
# include <cyg/hal/mod_regs_intc.h>
118
#elif (CYGARC_SH_MOD_INTC == 2)
119
# include <cyg/hal/mod_regs_intc_2.h>
120
#else
121
# error "Unknown INTC header type"
122
#endif
123
#ifdef CYGARC_SH_MOD_DMAC
124
#include <cyg/hal/mod_regs_dma.h>
125
#endif
126
#ifdef CYGARC_SH_MOD_PFC
127
# if (CYGARC_SH_MOD_PFC == 1)
128
#  include <cyg/hal/mod_regs_pfc.h>
129
# elif (CYGARC_SH_MOD_PFC == 2)
130
#  include <cyg/hal/mod_regs_pfc_2.h>
131
# else
132
#  error "Unknown PFC header type"
133
# endif
134
#endif
135
#ifdef CYGARC_SH_MOD_FRT
136
#include <cyg/hal/mod_regs_frt.h>
137
#endif
138
#ifdef CYGARC_SH_MOD_PCM
139
#include <cyg/hal/mod_regs_pcm.h>
140
#endif
141
#ifdef CYGARC_SH_MOD_ETH
142
#include <cyg/hal/mod_regs_eth.h>
143
#endif
144
#ifdef CYGARC_SH_MOD_CMT
145
#include <cyg/hal/mod_regs_cmt.h>
146
#endif
147
#ifdef CYGARC_SH_MOD_ADC
148
#include <cyg/hal/mod_regs_adc.h>
149
#endif
150
 
151
//--------------------------------------------------------------------------
152
#endif // ifndef CYGONCE_VAR_SH_REGS_H
153
// End of var_regs.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.