OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [sh/] [sh4/] [v2_0/] [include/] [mod_regs_ser.h] - Blame information for rev 565

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
//=============================================================================
2
//
3
//      mod_regs_ser.h
4
//
5
//      SCI, SCIF, and IRDA (serial) Module register definitions
6
//
7
//=============================================================================
8
//####ECOSGPLCOPYRIGHTBEGIN####
9
// -------------------------------------------
10
// This file is part of eCos, the Embedded Configurable Operating System.
11
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
12
//
13
// eCos is free software; you can redistribute it and/or modify it under
14
// the terms of the GNU General Public License as published by the Free
15
// Software Foundation; either version 2 or (at your option) any later version.
16
//
17
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
18
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
19
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
20
// for more details.
21
//
22
// You should have received a copy of the GNU General Public License along
23
// with eCos; if not, write to the Free Software Foundation, Inc.,
24
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
25
//
26
// As a special exception, if other files instantiate templates or use macros
27
// or inline functions from this file, or you compile this file and link it
28
// with other works to produce a work based on this file, this file does not
29
// by itself cause the resulting work to be covered by the GNU General Public
30
// License. However the source code for this file must still be made available
31
// in accordance with section (3) of the GNU General Public License.
32
//
33
// This exception does not invalidate any other reasons why a work based on
34
// this file might be covered by the GNU General Public License.
35
//
36
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
37
// at http://sources.redhat.com/ecos/ecos-license/
38
// -------------------------------------------
39
//####ECOSGPLCOPYRIGHTEND####
40
//=============================================================================
41
//#####DESCRIPTIONBEGIN####
42
//
43
// Author(s):   jskov
44
// Contributors:jskov
45
// Date:        2000-10-30
46
// Note:        All three serial module definitions kept in the same file
47
//              since they share some of the information.
48
//####DESCRIPTIONEND####
49
//
50
//=============================================================================
51
 
52
//++++++ Module SCI ++++++++++++++++++++++++++++++++++++++++++++++++++++++++
53
 
54
//--------------------------------------------------------------------------
55
// Serial registers. All 8 bit registers.
56
#define CYGARC_REG_SCSMR1               0xFFE00000 // serial mode register
57
#define CYGARC_REG_SCBRR1               0xFFE00004 // bit rate register
58
#define CYGARC_REG_SCSCR1               0xFFE00008 // serial control register
59
#define CYGARC_REG_SCTDR1               0xFFE0000C // transmit data register
60
#define CYGARC_REG_SCSSR1               0xFFE00010 // serial status register
61
#define CYGARC_REG_SCRDR1               0xFFE00014 // receive data register
62
#define CYGARC_REG_SCRCMR1              0xFFE00018 
63
#define CYGARC_REG_SCSPTR1              0xFFE0001C // serial port register
64
 
65
// Serial Mode Register
66
#define CYGARC_REG_SCSMR1_CA            0x80 // communication mode
67
#define CYGARC_REG_SCSMR1_CHR           0x40 // character length (7 if set)
68
#define CYGARC_REG_SCSMR1_PE            0x20 // parity enable
69
#define CYGARC_REG_SCSMR1_OE            0x10 // parity mode
70
#define CYGARC_REG_SCSMR1_STOP          0x08 // stop bit length
71
#define CYGARC_REG_SCSMR1_MP            0x04 // multiprocessor mode
72
#define CYGARC_REG_SCSMR1_CKS1          0x02 // clock select 1
73
#define CYGARC_REG_SCSMR1_CKS0          0x01 // clock select 0
74
#define CYGARC_REG_SCSMR1_CKSx_MASK     0x03 // mask
75
 
76
// Serial Control Register
77
#define CYGARC_REG_SCSCR1_TIE           0x80 // transmit interrupt enable
78
#define CYGARC_REG_SCSCR1_RIE           0x40 // receive interrupt enable
79
#define CYGARC_REG_SCSCR1_TE            0x20 // transmit enable
80
#define CYGARC_REG_SCSCR1_RE            0x10 // receive enable
81
#define CYGARC_REG_SCSCR1_MPIE          0x08 // multiprocessor interrupt enable
82
#define CYGARC_REG_SCSCR1_TEIE          0x04 // transmit-end interrupt enable
83
#define CYGARC_REG_SCSCR1_CKE1          0x02 // clock enable 1
84
#define CYGARC_REG_SCSCR1_CKE0          0x01 // clock enable 0
85
 
86
// Serial Status Register
87
#define CYGARC_REG_SCSSR1_TDRE          0x80 // transmit data register empty
88
#define CYGARC_REG_SCSSR1_RDRF          0x40 // receive data register full
89
#define CYGARC_REG_SCSSR1_ORER          0x20 // overrun error
90
#define CYGARC_REG_SCSSR1_FER           0x10 // framing error
91
#define CYGARC_REG_SCSSR1_PER           0x08 // parity error
92
#define CYGARC_REG_SCSSR1_TEND          0x04 // transmit end
93
#define CYGARC_REG_SCSSR1_MPB           0x02 // multiprocessor bit
94
#define CYGARC_REG_SCSSR1_MPBT          0x01 // multiprocessor bit transfer
95
 
96
// When clearing the status register, always write the value:
97
// CYGARC_REG_SCSSR_CLEARMASK & ~bit
98
// to prevent other bits than the one of interest to be cleared.
99
#define CYGARC_REG_SCSSR1_CLEARMASK     0xf8
100
 
101
 
102
// Baud rate values calculation, depending on peripheral clock (Pf)
103
// n is CKS setting (0-3)
104
// N = (Pf/(64*2^(2n-1)*B))-1
105
// With CYGARC_SCBRR_CKSx providing the values 1, 4, 16, 64 we get
106
//       N = (Pf/(32*_CKS*B))-1
107
//
108
// The CYGARC_SCBRR_OPTIMAL_CKS macro should compute the minimal CKS
109
// setting for the given baud rate and peripheral clock.
110
//
111
// The error of the CKS+count value can be computed by:
112
//  E(%) = ((Pf/((N+1)*B*(64^(n-1)))-1)*100 
113
//
114
#define CYGARC_SCBRR_PRESCALE(_b_) \
115
((((CYGHWR_HAL_SH_ONCHIP_PERIPHERAL_SPEED/32/1/(_b_))-1)<256) ? 1 : \
116
 (((CYGHWR_HAL_SH_ONCHIP_PERIPHERAL_SPEED/32/4/(_b_))-1)<256) ? 4 : \
117
 (((CYGHWR_HAL_SH_ONCHIP_PERIPHERAL_SPEED/32/16/(_b_))-1)<256) ? 16 : 64)
118
 
119
// Add half the divisor to reduce rounding errors to .5
120
#define CYGARC_SCBRR_ROUNDING(_b_) \
121
  16*CYGARC_SCBRR_PRESCALE(_b_)*(_b_)
122
 
123
// These two macros provide the static values we need to stuff into the
124
// registers.
125
#define CYGARC_SCBRR_CKSx(_b_) \
126
    ((1 == CYGARC_SCBRR_PRESCALE(_b_)) ? 0 : \
127
     (4 == CYGARC_SCBRR_PRESCALE(_b_)) ? 1 : \
128
     (16 == CYGARC_SCBRR_PRESCALE(_b_)) ? 2 : 3)
129
#define CYGARC_SCBRR_N(_b_)     \
130
    (((_b_) < 4800) ? 0 :       \
131
      ((_b_) > 115200) ? 0 :    \
132
       (((CYGHWR_HAL_SH_ONCHIP_PERIPHERAL_SPEED+CYGARC_SCBRR_ROUNDING(_b_))/32/CYGARC_SCBRR_PRESCALE(_b_)/(_b_))-1))
133
 
134
//++++++ Module SCIF +++++++++++++++++++++++++++++++++++++++++++++++++++++++
135
#ifdef CYGARC_SH_MOD_SCIF
136
 
137
//--------------------------------------------------------------------------
138
// Serial w FIFO registers
139
 
140
// SCIF1
141
#define CYGARC_REG_SCIF_SCSMR1                0xFFE00000 // serial mode register
142
#define CYGARC_REG_SCIF_SCBRR1                0xFFE00004 // bit rate register
143
#define CYGARC_REG_SCIF_SCSCR1                0xFFE00008 // serial control register
144
#define CYGARC_REG_SCIF_SCTDR1                0xFFE0000C // transmit data register
145
#define CYGARC_REG_SCIF_SCSSR1                0xFFE00010 // serial status register
146
#define CYGARC_REG_SCIF_SCRDR1                0xFFE00014 // receive data register
147
#define CYGARC_REG_SCIF_SCRCMR1               0xFFE00018 
148
#define CYGARC_REG_SCIF_SCSPTR1               0xFFE0001C // serial port register
149
 
150
// SCIF2
151
#define CYGARC_REG_SCIF_SCSMR2               0xffe80000 // Serial mode
152
#define CYGARC_REG_SCIF_SCBRR2               0xffe80004 // Bit rate
153
#define CYGARC_REG_SCIF_SCSCR2               0xffe80008 // Serial control
154
#define CYGARC_REG_SCIF_SCFTDR2              0xffe8000c // Transmit FIFO data
155
#define CYGARC_REG_SCIF_SCFSR2               0xffe80010 // Serial status
156
#define CYGARC_REG_SCIF_SCFRDR2              0xffe80014 // Receive data FIFO
157
#define CYGARC_REG_SCIF_SCFCR2               0xffe80018 // FIFO control register
158
#define CYGARC_REG_SCIF_SCFDR2               0xffe8001c // FIFO data count set
159
#define CYGARC_REG_SCIF_SCSPTR2              0xffe80020 // serial port register
160
#define CYGARC_REG_SCIF_SCLSR2               0xffe80024 // line status register
161
 
162
// Serial Mode Register - normal mode
163
#define CYGARC_REG_SCIF_SCSMR_CHR            0x40 // character length (7 if set)
164
#define CYGARC_REG_SCIF_SCSMR_PE             0x20 // parity enable
165
#define CYGARC_REG_SCIF_SCSMR_OE             0x10 // parity mode
166
#define CYGARC_REG_SCIF_SCSMR_STOP           0x08 // stop bit length
167
#define CYGARC_REG_SCIF_SCSMR_CKS1           0x02 // clock select 1
168
#define CYGARC_REG_SCIF_SCSMR_CKS0           0x01 // clock select 0
169
#define CYGARC_REG_SCIF_SCSMR_CKSx_MASK      0x03 // mask
170
 
171
// Serial Mode Register - IrDA mode alternative definitions
172
#define CYGARC_REG_SCIF_SCSMR_IRMOD          0x80 // IrDA Mode
173
#define CYGARC_REG_SCIF_SCSMR_ICK_MASK       0x78 // IR pulse width
174
#define CYGARC_REG_SCIF_SCSMR_PSEL           0x04 // IR pulse selector(?)
175
 
176
 
177
// Serial Control Register
178
#define CYGARC_REG_SCIF_SCSCR_TIE            0x80 // transmit interrupt enable
179
#define CYGARC_REG_SCIF_SCSCR_RIE            0x40 // receive interrupt enable
180
#define CYGARC_REG_SCIF_SCSCR_TE             0x20 // transmit enable
181
#define CYGARC_REG_SCIF_SCSCR_RE             0x10 // receive enable
182
#define CYGARC_REG_SCIF_SCSCR_CKE1           0x02 // clock enable 1
183
#define CYGARC_REG_SCIF_SCSCR_CKE0           0x01 // clock enable 0
184
 
185
// Serial Status Register
186
#define CYGARC_REG_SCIF_SCSSR_PER_MASK       0xf000 // number of parity errors
187
#define CYGARC_REG_SCIF_SCSSR_PER_shift      12
188
#define CYGARC_REG_SCIF_SCSSR_FER_MASK       0x0f00 // number of framing errors
189
#define CYGARC_REG_SCIF_SCSSR_FER_shift      8
190
#define CYGARC_REG_SCIF_SCSSR_ER             0x0080 // receive error
191
#define CYGARC_REG_SCIF_SCSSR_TEND           0x0040 // transmit end
192
#define CYGARC_REG_SCIF_SCSSR_TDFE           0x0020 // transmit fifo data empty
193
#define CYGARC_REG_SCIF_SCSSR_BRK            0x0010 // break detection
194
#define CYGARC_REG_SCIF_SCSSR_FER            0x0008 // framing error
195
#define CYGARC_REG_SCIF_SCSSR_PER            0x0004 // parity error
196
#define CYGARC_REG_SCIF_SCSSR_RDF            0x0002 // receive fifo data full
197
#define CYGARC_REG_SCIF_SCSSR_DR             0x0001 // receive data ready
198
 
199
// When clearing the status register, always write the value:
200
// CYGARC_REG_SCSSR2_CLEARMASK & ~bit
201
// to prevent other bits than the one of interest to be cleared.
202
#define CYGARC_REG_SCIF_SCSSR_CLEARMASK      0x00f3
203
 
204
// Serial FIFO Control Register
205
#define CYGARC_REG_SCIF_SCFCR_RTRG_MASK      0xc0   // receive fifo data trigger
206
#define CYGARC_REG_SCIF_SCFCR_RTRG_1         0x00   // trigger on 1 char 
207
#define CYGARC_REG_SCIF_SCFCR_RTRG_4         0x40   // trigger on 4 chars
208
#define CYGARC_REG_SCIF_SCFCR_RTRG_8         0x80   // trigger on 8 chars
209
#define CYGARC_REG_SCIF_SCFCR_RTRG_14        0xc0   // trigger on 14 chars 
210
 
211
#define CYGARC_REG_SCIF_SCFCR_TTRG_MASK      0x30   // transmit fifo data trigger
212
#define CYGARC_REG_SCIF_SCFCR_TTRG_8         0x00   // trigger on 8 chars 
213
#define CYGARC_REG_SCIF_SCFCR_TTRG_4         0x10   // trigger on 4 chars
214
#define CYGARC_REG_SCIF_SCFCR_TTRG_2         0x20   // trigger on 2 chars
215
#define CYGARC_REG_SCIF_SCFCR_TTRG_1         0x30   // trigger on 1 char
216
 
217
#define CYGARC_REG_SCIF_SCFCR_MCE            0x08   // modem control enable
218
#define CYGARC_REG_SCIF_SCFCR_TFRST          0x04   // transmit fifo reset
219
#define CYGARC_REG_SCIF_SCFCR_RFRST          0x02   // receive fifo reset
220
#define CYGARC_REG_SCIF_SCFCR_LOOP           0x01   // loop back test
221
 
222
// Serial FIFO Data Count Set Register
223
#define CYGARC_REG_SCIF_SCFDR_RCOUNT_MASK    0x001f // number of chars in r fifo
224
#define CYGARC_REG_SCIF_SCFDR_RCOUNT_shift   0
225
#define CYGARC_REG_SCIF_SCFDR_TCOUNT_MASK    0x1f00 // number of chars in t fifo
226
#define CYGARC_REG_SCIF_SCFDR_TCOUNT_shift   8
227
 
228
#endif // CYGARC_SH_MOD_SCIF

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.