OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [v85x/] [ceb_v850/] [v2_0/] [include/] [pkgconf/] [mlt_v85x_v850_ceb_ram.h] - Blame information for rev 27

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
// eCos memory layout - Fri Jan 26 09:07:19 2001
2
 
3
// This is a generated file - do not edit
4
 
5
#ifndef __ASSEMBLER__
6
#include <cyg/infra/cyg_type.h>
7
#include <stddef.h>
8
 
9
#endif
10
#define CYGMEM_REGION_ram (0xfc0000)
11
#define CYGMEM_REGION_ram_SIZE (0x3c000)
12
#define CYGMEM_REGION_ram_ATTR (CYGMEM_REGION_ATTR_R | CYGMEM_REGION_ATTR_W)
13
#ifndef __ASSEMBLER__
14
extern char CYG_LABEL_NAME (__reserved) [];
15
#endif
16
#define CYGMEM_SECTION_reserved (CYG_LABEL_NAME (__reserved))
17
#define CYGMEM_SECTION_reserved_SIZE (0x4000)
18
#ifndef __ASSEMBLER__
19
extern char CYG_LABEL_NAME (__heap1) [];
20
#endif
21
#define CYGMEM_SECTION_heap1 (CYG_LABEL_NAME (__heap1))
22
#define CYGMEM_SECTION_heap1_SIZE (0xffc000 - (size_t) CYG_LABEL_NAME (__heap1))

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.