OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [v85x/] [ceb_v850/] [v2_0/] [include/] [pkgconf/] [mlt_v85x_v850_ceb_ram.ldi] - Blame information for rev 174

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
// eCos memory layout - Fri Jan 26 09:07:19 2001
2
 
3
// This is a generated file - do not edit
4
 
5
#include 
6
 
7
MEMORY
8
{
9
    ram : ORIGIN = 0xfc0000, LENGTH = 0x3c000
10
}
11
 
12
SECTIONS
13
{
14
    SECTIONS_BEGIN
15
    CYG_LABEL_DEFN(__reserved) = 0xfc0000; . = CYG_LABEL_DEFN(__reserved) + 0x4000;
16
    SECTION_text (ram, ALIGN (0x4), LMA_EQ_VMA)
17
    SECTION_ram_vectors (ram, ALIGN (0x4), LMA_EQ_VMA)
18
    SECTION_fini (ram, ALIGN (0x4), LMA_EQ_VMA)
19
    SECTION_rodata (ram, ALIGN (0x4), LMA_EQ_VMA)
20
    SECTION_rodata1 (ram, ALIGN (0x4), LMA_EQ_VMA)
21
    SECTION_fixup (ram, ALIGN (0x4), LMA_EQ_VMA)
22
    SECTION_gcc_except_table (ram, ALIGN (0x4), LMA_EQ_VMA)
23
    SECTION_data (ram, ALIGN (0x4), LMA_EQ_VMA)
24
    SECTION_bss (ram, ALIGN (0x4), LMA_EQ_VMA)
25
    CYG_LABEL_DEFN(__heap1) = ALIGN (0x8);
26
    SECTIONS_END
27
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.