OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [devs/] [eth/] [phy/] [current/] [src/] [IP101A.h] - Blame information for rev 786

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
#ifndef CYGONCE_PHY_IP101A_HEADER_
2
#define CYGONCE_PHY_IP101A_HEADER_
3
//==========================================================================
4
//
5
//      phy/ip101a.h
6
//
7
//      Ethernet PHY driver
8
//
9
//==========================================================================
10
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
11
// -------------------------------------------                              
12
// This file is part of eCos, the Embedded Configurable Operating System. 
13
// Copyright (C) 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007, 
14
// 2008, 2009 Free Software Foundation, Inc. 
15
//
16
// eCos is free software; you can redistribute it and/or modify it under    
17
// the terms of the GNU General Public License as published by the Free     
18
// Software Foundation; either version 2 or (at your option) any later      
19
// version.                                                                 
20
//
21
// eCos is distributed in the hope that it will be useful, but WITHOUT      
22
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
23
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
24
// for more details.                                                        
25
//
26
// You should have received a copy of the GNU General Public License        
27
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
28
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
29
//
30
// As a special exception, if other files instantiate templates or use      
31
// macros or inline functions from this file, or you compile this file      
32
// and link it with other works to produce a work based on this file,       
33
// this file does not by itself cause the resulting work to be covered by   
34
// the GNU General Public License. However the source code for this file    
35
// must still be made available in accordance with section (3) of the GNU   
36
// General Public License v2.                                               
37
//
38
// This exception does not invalidate any other reasons why a work based    
39
// on this file might be covered by the GNU General Public License.         
40
// -------------------------------------------                              
41
// ####ECOSGPLCOPYRIGHTEND####                                              
42
//==========================================================================
43
//#####DESCRIPTIONBEGIN####
44
//
45
// Author(s):    Edgar Grimberg
46
// Contributors: 
47
// Date:         2009-11-01
48
// Purpose:      
49
// Description:  Hardware driver for Ethernet PHY IC+ IP101A
50
//              
51
//
52
//####DESCRIPTIONEND####
53
//
54
//==========================================================================
55
 
56
#define MII_CTRL_REG                0x00
57
#define MII_STAT_REG                0x01
58
#define MII_PHY_ID1_REG             0x02
59
#define MII_PHY_ID2_REG             0x03
60
#define MII_AUTO_NEG_ADV_REG        0x04
61
#define MII_AUTO_NEG_LPA_REG        0x05
62
#define MII_AUTO_NEG_EXP_REG        0x06
63
#define MII_PHY_CTRL_REG            0x10
64
#define MII_PHY_IRQ_REG             0x11
65
#define MII_PHY_STAT_REG            0x12
66
#define MII_PHY_CTRL2_REG           0x1E
67
 
68
#define MII_PHY_IRQ_INTR            0x8000
69
#define MII_PHY_IRQ_ALL_MASK        0x0800
70
#define MII_PHY_IRQ_SPEED_MASK      0x0400
71
#define MII_PHY_IRQ_DUPLEX_MASK     0x0200
72
#define MII_PHY_IRQ_LINK_MASK       0x0100
73
#define MII_PHY_IRQ_ARBITER_MASK    0x0080
74
#define MII_PHY_IRQ_ARBITER_CHANGE  0x0040
75
#define MII_PHY_IRQ_SPEED_CHANGE    0x0004
76
#define MII_PHY_IRQ_DUPLEX_CHANGE   0x0002
77
#define MII_PHY_IRQ_LINK_CHANGE     0x0001
78
 
79
#define IP101A_CTRL_DUPLEX          0x0100
80
#define IP101A_CTRL_100MB           0x2000
81
#define IP101A_CTRL_AUTO_NEG        0x1000
82
#define IP101A_CTRL_AUTO_NEG_RST    0x0200
83
 
84
#define IP101A_LINK_STATUS          0x0004
85
#define IP101A_AUTO_COMPLETED       0x20
86
 
87
#define IP101A_DUPLEX_MODE          0x2000
88
#define IP101A_SPEED_100MB          0x4000
89
#define IP101A_LINK_STATUS2         0x0400
90
 
91
#endif // CYGONCE_PHY_IP101A_HEADER_
92
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.