1 |
786 |
skrzyp |
//==========================================================================
|
2 |
|
|
//
|
3 |
|
|
// dev/KSZ8041.c
|
4 |
|
|
//
|
5 |
|
|
// Ethernet transceiver (PHY) support for Micrel KSZ8041
|
6 |
|
|
//
|
7 |
|
|
//==========================================================================
|
8 |
|
|
// ####ECOSGPLCOPYRIGHTBEGIN####
|
9 |
|
|
// -------------------------------------------
|
10 |
|
|
// This file is part of eCos, the Embedded Configurable Operating System.
|
11 |
|
|
// Copyright (C) 2008 Free Software Foundation, Inc.
|
12 |
|
|
//
|
13 |
|
|
// eCos is free software; you can redistribute it and/or modify it under
|
14 |
|
|
// the terms of the GNU General Public License as published by the Free
|
15 |
|
|
// Software Foundation; either version 2 or (at your option) any later
|
16 |
|
|
// version.
|
17 |
|
|
//
|
18 |
|
|
// eCos is distributed in the hope that it will be useful, but WITHOUT
|
19 |
|
|
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
20 |
|
|
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
21 |
|
|
// for more details.
|
22 |
|
|
//
|
23 |
|
|
// You should have received a copy of the GNU General Public License
|
24 |
|
|
// along with eCos; if not, write to the Free Software Foundation, Inc.,
|
25 |
|
|
// 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
|
26 |
|
|
//
|
27 |
|
|
// As a special exception, if other files instantiate templates or use
|
28 |
|
|
// macros or inline functions from this file, or you compile this file
|
29 |
|
|
// and link it with other works to produce a work based on this file,
|
30 |
|
|
// this file does not by itself cause the resulting work to be covered by
|
31 |
|
|
// the GNU General Public License. However the source code for this file
|
32 |
|
|
// must still be made available in accordance with section (3) of the GNU
|
33 |
|
|
// General Public License v2.
|
34 |
|
|
//
|
35 |
|
|
// This exception does not invalidate any other reasons why a work based
|
36 |
|
|
// on this file might be covered by the GNU General Public License.
|
37 |
|
|
// -------------------------------------------
|
38 |
|
|
// ####ECOSGPLCOPYRIGHTEND####
|
39 |
|
|
//==========================================================================
|
40 |
|
|
//#####DESCRIPTIONBEGIN####
|
41 |
|
|
//
|
42 |
|
|
// Author(s): Uwe Kindler <uwe_kindler@web.de>
|
43 |
|
|
// Contributors: oli@snr.ch
|
44 |
|
|
// Date: 2008-09-18
|
45 |
|
|
// Purpose:
|
46 |
|
|
// Description: Support for ethernet PHY Micrel KSZ8041
|
47 |
|
|
//
|
48 |
|
|
//
|
49 |
|
|
//####DESCRIPTIONEND####
|
50 |
|
|
//
|
51 |
|
|
//==========================================================================
|
52 |
|
|
|
53 |
|
|
|
54 |
|
|
//==========================================================================
|
55 |
|
|
// INCLUDES
|
56 |
|
|
//==========================================================================
|
57 |
|
|
#include <pkgconf/system.h>
|
58 |
|
|
#include <pkgconf/devs_eth_phy.h>
|
59 |
|
|
|
60 |
|
|
#include <cyg/infra/cyg_type.h>
|
61 |
|
|
|
62 |
|
|
#include <cyg/hal/hal_arch.h>
|
63 |
|
|
#include <cyg/hal/drv_api.h>
|
64 |
|
|
#include <cyg/hal/hal_if.h>
|
65 |
|
|
#include <cyg/hal/hal_tables.h>
|
66 |
|
|
|
67 |
|
|
#include <cyg/io/eth_phy.h>
|
68 |
|
|
#include <cyg/io/eth_phy_dev.h>
|
69 |
|
|
|
70 |
|
|
|
71 |
|
|
//==========================================================================
|
72 |
|
|
// DEFINES
|
73 |
|
|
//==========================================================================
|
74 |
|
|
// 100BASE-TX PHY Control Register
|
75 |
|
|
#define PHY_100BASE_CTRL 0x1f
|
76 |
|
|
|
77 |
|
|
#define PHY_100BASE_CTRL_OP_MODE_MASK (0x07 << 2)
|
78 |
|
|
#define PHY_100BASE_CTRL_AN_MODE (0x00 << 2)
|
79 |
|
|
#define PHY_100BASE_CTRL_10T_HDX (0x01 << 2)
|
80 |
|
|
#define PHY_100BASE_CTRL_100T_HDX (0x02 << 2)
|
81 |
|
|
#define PHY_100BASE_CTRL_DEFAULT (0x03 << 2)
|
82 |
|
|
#define PHY_100BASE_CTRL_10T_FDX (0x05 << 2)
|
83 |
|
|
#define PHY_100BASE_CTRL_100T_FDX (0x06 << 2)
|
84 |
|
|
|
85 |
|
|
//==========================================================================
|
86 |
|
|
// Query the 100BASE-TX PHY Control Register and return a status bitmap
|
87 |
|
|
// indicating the state of the physical connection
|
88 |
|
|
//==========================================================================
|
89 |
|
|
|
90 |
|
|
#ifdef CYGDBG_DEVS_ETH_PHY
|
91 |
|
|
void
|
92 |
|
|
ksz8041_diag (eth_phy_access_t * f)
|
93 |
|
|
{
|
94 |
|
|
|
95 |
|
|
cyg_uint32 i;
|
96 |
|
|
cyg_uint16 reg;
|
97 |
|
|
|
98 |
|
|
eth_phy_printf ("KSZ8041 MIIM Register setings:\n");
|
99 |
|
|
|
100 |
|
|
for (i = 0; i < 0x20; i++) {
|
101 |
|
|
if (i % 2 == 0) {
|
102 |
|
|
_eth_phy_read (f, i, f->phy_addr, ®);
|
103 |
|
|
eth_phy_printf ("r%02x: %04x ", i, reg);
|
104 |
|
|
} else {
|
105 |
|
|
_eth_phy_read (f, i, f->phy_addr, ®);
|
106 |
|
|
eth_phy_printf ("%04x\n", reg);
|
107 |
|
|
}
|
108 |
|
|
}
|
109 |
|
|
}
|
110 |
|
|
#endif
|
111 |
|
|
|
112 |
|
|
static bool
|
113 |
|
|
ksz8041_stat (eth_phy_access_t * f, int *state)
|
114 |
|
|
{
|
115 |
|
|
|
116 |
|
|
cyg_uint16 phy_state;
|
117 |
|
|
cyg_uint16 phy_100ctrl_reg;
|
118 |
|
|
cyg_uint32 tries;
|
119 |
|
|
cyg_uint32 ms;
|
120 |
|
|
|
121 |
|
|
#ifdef CYGDBG_DEVS_ETH_PHY
|
122 |
|
|
ksz8041_diag (f);
|
123 |
|
|
#endif
|
124 |
|
|
|
125 |
|
|
if (_eth_phy_read (f, PHY_BMSR, f->phy_addr, &phy_state)) {
|
126 |
|
|
if ((phy_state & PHY_BMSR_AUTO_NEG) == 0) {
|
127 |
|
|
|
128 |
|
|
eth_phy_printf ("... waiting for auto-negotiation");
|
129 |
|
|
|
130 |
|
|
for (tries = 0; tries < CYGINT_DEVS_ETH_PHY_AUTO_NEGOTIATION_TIME;
|
131 |
|
|
tries++) {
|
132 |
|
|
|
133 |
|
|
if (_eth_phy_read (f, PHY_BMSR, f->phy_addr, &phy_state)) {
|
134 |
|
|
if ((phy_state & PHY_BMSR_AUTO_NEG) != 0) {
|
135 |
|
|
break;
|
136 |
|
|
}
|
137 |
|
|
} else {
|
138 |
|
|
eth_phy_printf ("error: _eth_phy_read()\n");
|
139 |
|
|
}
|
140 |
|
|
|
141 |
|
|
//
|
142 |
|
|
// Wait for 1 second
|
143 |
|
|
//
|
144 |
|
|
for (ms = 0; ms < 1000; ++ms) {
|
145 |
|
|
CYGACC_CALL_IF_DELAY_US (1000); // 1 ms
|
146 |
|
|
}
|
147 |
|
|
eth_phy_printf (".");
|
148 |
|
|
}
|
149 |
|
|
eth_phy_printf ("\n");
|
150 |
|
|
}
|
151 |
|
|
|
152 |
|
|
if ((phy_state & PHY_BMSR_AUTO_NEG) != 0) {
|
153 |
|
|
*state = 0;
|
154 |
|
|
if ((phy_state & PHY_BMSR_LINK) != 0) {
|
155 |
|
|
*state |= ETH_PHY_STAT_LINK;
|
156 |
|
|
}
|
157 |
|
|
|
158 |
|
|
_eth_phy_read (f, PHY_100BASE_CTRL, f->phy_addr, &phy_100ctrl_reg);
|
159 |
|
|
phy_100ctrl_reg &= PHY_100BASE_CTRL_OP_MODE_MASK;
|
160 |
|
|
switch (phy_100ctrl_reg) {
|
161 |
|
|
case PHY_100BASE_CTRL_10T_HDX:
|
162 |
|
|
break;
|
163 |
|
|
|
164 |
|
|
case PHY_100BASE_CTRL_100T_HDX:
|
165 |
|
|
*state |= ETH_PHY_STAT_100MB;
|
166 |
|
|
break;
|
167 |
|
|
|
168 |
|
|
case PHY_100BASE_CTRL_10T_FDX:
|
169 |
|
|
*state |= ETH_PHY_STAT_FDX;
|
170 |
|
|
break;
|
171 |
|
|
|
172 |
|
|
case PHY_100BASE_CTRL_100T_FDX:
|
173 |
|
|
*state |= ETH_PHY_STAT_100MB | ETH_PHY_STAT_FDX;
|
174 |
|
|
break;
|
175 |
|
|
|
176 |
|
|
default:
|
177 |
|
|
// force to set default 100 Full Duplex
|
178 |
|
|
*state |= ETH_PHY_STAT_100MB | ETH_PHY_STAT_FDX;
|
179 |
|
|
} // switch (phy_100ctrl_reg)
|
180 |
|
|
|
181 |
|
|
return true;
|
182 |
|
|
}
|
183 |
|
|
}
|
184 |
|
|
return false;
|
185 |
|
|
}
|
186 |
|
|
|
187 |
|
|
_eth_phy_dev ("Micrel KSZ8041", 0x00221512, ksz8041_stat)
|
188 |
|
|
_eth_phy_dev ("Micrel KSZ8041", 0x00221513, ksz8041_stat)
|