OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [arm/] [e7t/] [current/] [include/] [plf_io.h] - Blame information for rev 791

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
#ifndef CYGONCE_HAL_PLF_IO_H
2
#define CYGONCE_HAL_PLF_IO_H
3
//=============================================================================
4
//
5
//      plf_io.h
6
//
7
//      Platform specific registers
8
//
9
//=============================================================================
10
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
11
// -------------------------------------------                              
12
// This file is part of eCos, the Embedded Configurable Operating System.   
13
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Free Software Foundation, Inc.
14
//
15
// eCos is free software; you can redistribute it and/or modify it under    
16
// the terms of the GNU General Public License as published by the Free     
17
// Software Foundation; either version 2 or (at your option) any later      
18
// version.                                                                 
19
//
20
// eCos is distributed in the hope that it will be useful, but WITHOUT      
21
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
22
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
23
// for more details.                                                        
24
//
25
// You should have received a copy of the GNU General Public License        
26
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
27
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
28
//
29
// As a special exception, if other files instantiate templates or use      
30
// macros or inline functions from this file, or you compile this file      
31
// and link it with other works to produce a work based on this file,       
32
// this file does not by itself cause the resulting work to be covered by   
33
// the GNU General Public License. However the source code for this file    
34
// must still be made available in accordance with section (3) of the GNU   
35
// General Public License v2.                                               
36
//
37
// This exception does not invalidate any other reasons why a work based    
38
// on this file might be covered by the GNU General Public License.         
39
// -------------------------------------------                              
40
// ####ECOSGPLCOPYRIGHTEND####                                              
41
//=============================================================================
42
//#####DESCRIPTIONBEGIN####
43
//
44
// Author(s):   jskov
45
// Contributors:jskov
46
// Date:        2001-03-16
47
// Purpose:     ARM/E7T platform specific registers
48
// Description: 
49
// Usage:       #include <cyg/hal/plf_io.h>
50
//
51
//####DESCRIPTIONEND####
52
//
53
//=============================================================================
54
 
55
// Platform doesn't need address munging even if configures as big-endian
56
 
57
#define HAL_IO_MACROS_NO_ADDRESS_MUNGING
58
 
59
// non-caching by accessing addr|0x04000000
60
 
61
#define E7T_REG_BASE              0x07ff0000
62
 
63
// -----------------------------------------------------------------------------
64
// System config (register bases and caching)
65
#define E7T_SYSCFG                (E7T_REG_BASE + 0x0000)
66
 
67
#define E7T_SYSCFG_SDM            0x80000000
68
#define E7T_SYSCFG_PD_ID_MASK     0x3c000000
69
#define E7T_SYSCFG_SRBBP_MASK     0x03ff0000 // address/64k
70
#define E7T_SYSCFG_ISBBP_MASK     0x0000ffc0 // a25-a16
71
#define E7T_SYSCFG_CM_MASK        0x00000030
72
#define E7T_SYSCFG_CM_4R_4C       0x00000000
73
#define E7T_SYSCFG_CM_0R_8C       0x00000010
74
#define E7T_SYSCFG_CM_8R_0C       0x00000020
75
#define E7T_SYSCFG_WE             0x00000004 // only KS32C50100?
76
#define E7T_SYSCFG_CE             0x00000002
77
#define E7T_SYSCFG_SE             0x00000001
78
 
79
#define E7T_CLKCON                (E7T_REG_BASE + 0x3000)
80
 
81
#define E7T_EXTACON0              (E7T_REG_BASE + 0x3008)
82
#define E7T_EXTACON1              (E7T_REG_BASE + 0x300c)
83
 
84
//-----------------------------------------------------------------------------
85
// Memory banks data width
86
#define E7T_EXTDBWTH              (E7T_REG_BASE + 0x3010)
87
 
88
#define E7T_EXTDBWTH_MASK         3
89
#define E7T_EXTDBWTH_8BIT         1
90
#define E7T_EXTDBWTH_16BIT        2
91
#define E7T_EXTDBWTH_32BIT        3
92
 
93
#define E7T_EXTDBWTH_DSR0_shift   0
94
#define E7T_EXTDBWTH_DSR1_shift   2
95
#define E7T_EXTDBWTH_DSR2_shift   4
96
#define E7T_EXTDBWTH_DSR3_shift   6
97
#define E7T_EXTDBWTH_DSR4_shift   8
98
#define E7T_EXTDBWTH_DSR5_shift   10
99
#define E7T_EXTDBWTH_DSD0_shift   12
100
#define E7T_EXTDBWTH_DSD1_shift   14
101
#define E7T_EXTDBWTH_DSD2_shift   16
102
#define E7T_EXTDBWTH_DSD3_shift   18
103
#define E7T_EXTDBWTH_DSX0_shift   20
104
#define E7T_EXTDBWTH_DSX1_shift   22
105
#define E7T_EXTDBWTH_DSX2_shift   24
106
#define E7T_EXTDBWTH_DSX3_shift   26
107
 
108
// -----------------------------------------------------------------------------
109
// Bank locations and timing
110
#define E7T_ROMCON0               (E7T_REG_BASE + 0x3014)
111
#define E7T_ROMCON1               (E7T_REG_BASE + 0x3018)
112
#define E7T_ROMCON2               (E7T_REG_BASE + 0x301c)
113
#define E7T_ROMCON3               (E7T_REG_BASE + 0x3020)
114
#define E7T_ROMCON4               (E7T_REG_BASE + 0x3024)
115
#define E7T_ROMCON5               (E7T_REG_BASE + 0x3028)
116
 
117
#define E7T_ROMCON_PMC_MASK       0x00000003
118
#define E7T_ROMCON_PMC_ROM        0x00000000
119
#define E7T_ROMCON_PMC_4W_PAGE    0x00000001
120
#define E7T_ROMCON_PMC_8W_PAGE    0x00000002
121
#define E7T_ROMCON_PMC_16W_PAGE   0x00000003
122
 
123
#define E7T_ROMCON_TPA_MASK       0x0000000c
124
#define E7T_ROMCON_TPA_5C         0x00000000
125
#define E7T_ROMCON_TPA_2C         0x00000004
126
#define E7T_ROMCON_TPA_3C         0x00000008
127
#define E7T_ROMCON_TPA_4C         0x0000000c
128
 
129
#define E7T_ROMCON_TACC_MASK      0x00000070
130
#define E7T_ROMCON_TACC_DISABLE   0x00000000
131
#define E7T_ROMCON_TACC_2C        0x00000010
132
#define E7T_ROMCON_TACC_3C        0x00000020
133
#define E7T_ROMCON_TACC_4C        0x00000030
134
#define E7T_ROMCON_TACC_5C        0x00000040
135
#define E7T_ROMCON_TACC_6C        0x00000050
136
#define E7T_ROMCON_TACC_7C        0x00000060
137
 
138
#define E7T_ROMCON_BASE_MASK      0x000ffc00
139
#define E7T_ROMCON_BASE_shift     10
140
 
141
#define E7T_ROMCON_NEXT_MASK      0x3ff00000
142
#define E7T_ROMCON_NEXT_shift     20
143
 
144
 
145
 
146
#define E7T_DRAMCON0              (E7T_REG_BASE + 0x302c)
147
#define E7T_DRAMCON1              (E7T_REG_BASE + 0x3030)
148
#define E7T_DRAMCON2              (E7T_REG_BASE + 0x3034)
149
#define E7T_DRAMCON3              (E7T_REG_BASE + 0x3038)
150
#define E7T_REFEXTCON             (E7T_REG_BASE + 0x303c)
151
 
152
//-----------------------------------------------------------------------------
153
// INTC
154
 
155
#define E7T_INTMOD                (E7T_REG_BASE + 0x4000)
156
#define E7T_INTPND                (E7T_REG_BASE + 0x4004)
157
#define E7T_INTMSK                (E7T_REG_BASE + 0x4008)
158
#define E7T_INTPRI0               (E7T_REG_BASE + 0x400c)
159
#define E7T_INTPRI1               (E7T_REG_BASE + 0x4010)
160
#define E7T_INTPRI2               (E7T_REG_BASE + 0x4014)
161
#define E7T_INTPRI3               (E7T_REG_BASE + 0x4018)
162
#define E7T_INTPRI4               (E7T_REG_BASE + 0x401c)
163
#define E7T_INTPRI5               (E7T_REG_BASE + 0x4020)
164
#define E7T_INTOFFSET             (E7T_REG_BASE + 0x4024)
165
#define E7T_PNDPRI                (E7T_REG_BASE + 0x4028)
166
#define E7T_PNDTEST               (E7T_REG_BASE + 0x402c)
167
#define E7T_INTOFFSET_FIQ         (E7T_REG_BASE + 0x4030)
168
#define E7T_INTOFFSET_IRQ         (E7T_REG_BASE + 0x4034)
169
 
170
#define E7T_INTMSK_GLOBAL         (1<<21)
171
 
172
//-----------------------------------------------------------------------------
173
// PIO
174
 
175
#define E7T_IOPMOD                (E7T_REG_BASE + 0x5000)
176
#define E7T_IOPCON                (E7T_REG_BASE + 0x5004)
177
#define E7T_IOPDATA               (E7T_REG_BASE + 0x5008)
178
 
179
//-----------------------------------------------------------------------------
180
// Timers
181
 
182
#define E7T_TMOD                  (E7T_REG_BASE + 0x6000)
183
#define E7T_TDATA0                (E7T_REG_BASE + 0x6004)
184
#define E7T_TDATA1                (E7T_REG_BASE + 0x6008)
185
#define E7T_TCNT0                 (E7T_REG_BASE + 0x600c)
186
#define E7T_TCNT1                 (E7T_REG_BASE + 0x6010)
187
 
188
#define E7T_TMOD_TE0              0x00000001
189
#define E7T_TMOD_TMD0             0x00000002
190
#define E7T_TMOD_TCLR0            0x00000004
191
#define E7T_TMOD_TE1              0x00000008
192
#define E7T_TMOD_TMD1             0x00000010
193
#define E7T_TMOD_TCLR1            0x00000020
194
 
195
 
196
//-----------------------------------------------------------------------------
197
// UART
198
 
199
#define E7T_UART0_BASE            (E7T_REG_BASE + 0xd000)
200
#define E7T_UART1_BASE            (E7T_REG_BASE + 0xe000)
201
 
202
#define E7T_UART_LCON             0x0000
203
#define E7T_UART_CON              0x0004
204
#define E7T_UART_STAT             0x0008
205
#define E7T_UART_TXBUF            0x000c
206
#define E7T_UART_RXBUF            0x0010
207
#define E7T_UART_BRDIV            0x0014
208
#define E7T_UART_BRDCNT           0x0018
209
#define E7T_UART_BRDCLK           0x001c
210
 
211
#define E7T_UART_LCON_5_DBITS     0x00
212
#define E7T_UART_LCON_6_DBITS     0x01
213
#define E7T_UART_LCON_7_DBITS     0x02
214
#define E7T_UART_LCON_8_DBITS     0x03
215
#define E7T_UART_LCON_1_SBITS     0x00
216
#define E7T_UART_LCON_2_SBITS     0x04
217
#define E7T_UART_LCON_NO_PARITY   0x00
218
#define E7T_UART_LCON_EVEN_PARITY 0x00
219
#define E7T_UART_LCON_ODD_PARITY  0x28
220
#define E7T_UART_LCON_1_PARITY    0x30
221
#define E7T_UART_LCON_0_PARITY    0x38
222
#define E7T_UART_LCON_SCS         0x40
223
#define E7T_UART_LCON_IR          0x80
224
 
225
#define E7T_UART_CON_RXM_MASK     0x03
226
#define E7T_UART_CON_RXM_INT      0x01
227
#define E7T_UART_CON_TXM_MASK     0x0c
228
#define E7T_UART_CON_TXM_INT      0x08
229
#define E7T_UART_CON_RX_ERR_INT   0x04
230
 
231
 
232
#define E7T_UART_STAT_DTR         0x10
233
#define E7T_UART_STAT_RDR         0x20
234
#define E7T_UART_STAT_TXE         0x40  // tx empty
235
#define E7T_UART_STAT_TC          0x80  // tx complete
236
 
237
//-----------------------------------------------------------------------------
238
// Cache
239
#define E7T_CACHE_SET0_ADDR       0x14000000
240
#define E7T_CACHE_SET1_ADDR       0x14800000
241
#define E7T_CACHE_TAG_ADDR        0x15000000
242
 
243
//-----------------------------------------------------------------------------
244
// Memory map is 1-1
245
 
246
#define CYGARC_PHYSICAL_ADDRESS(_x_) (_x_)
247
 
248
//-----------------------------------------------------------------------------
249
// end of plf_io.h
250
#endif // CYGONCE_HAL_PLF_IO_H

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.