OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [arm/] [gps4020/] [current/] [include/] [hal_platform_ints.h] - Blame information for rev 856

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
#ifndef CYGONCE_HAL_PLATFORM_INTS_H
2
#define CYGONCE_HAL_PLATFORM_INTS_H
3
//==========================================================================
4
//
5
//      hal_platform_ints.h
6
//
7
//      HAL Interrupt and clock assignments for AEB-1
8
//
9
//==========================================================================
10
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
11
// -------------------------------------------                              
12
// This file is part of eCos, the Embedded Configurable Operating System.   
13
// Copyright (C) 1998, 1999, 2000, 2001, 2002, 2003 Free Software Foundation, Inc.
14
//
15
// eCos is free software; you can redistribute it and/or modify it under    
16
// the terms of the GNU General Public License as published by the Free     
17
// Software Foundation; either version 2 or (at your option) any later      
18
// version.                                                                 
19
//
20
// eCos is distributed in the hope that it will be useful, but WITHOUT      
21
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
22
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
23
// for more details.                                                        
24
//
25
// You should have received a copy of the GNU General Public License        
26
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
27
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
28
//
29
// As a special exception, if other files instantiate templates or use      
30
// macros or inline functions from this file, or you compile this file      
31
// and link it with other works to produce a work based on this file,       
32
// this file does not by itself cause the resulting work to be covered by   
33
// the GNU General Public License. However the source code for this file    
34
// must still be made available in accordance with section (3) of the GNU   
35
// General Public License v2.                                               
36
//
37
// This exception does not invalidate any other reasons why a work based    
38
// on this file might be covered by the GNU General Public License.         
39
// -------------------------------------------                              
40
// ####ECOSGPLCOPYRIGHTEND####                                              
41
//==========================================================================
42
//#####DESCRIPTIONBEGIN####
43
//
44
// Author(s):    gthomas
45
// Contributors: gthomas
46
// Date:         1999-02-20
47
// Purpose:      Define Interrupt support
48
// Description:  The interrupt specifics for the GPS4020 board/platform are
49
//               defined here.
50
//              
51
// Usage:        #include <cyg/hal/hal_platform_ints.h>
52
//               ...
53
//              
54
//
55
//####DESCRIPTIONEND####
56
//
57
//==========================================================================
58
 
59
#define CYGNUM_HAL_INTERRUPT_WATCHDOG          0
60
#define CYGNUM_HAL_INTERRUPT_CORR_ACCUM        1
61
#define CYGNUM_HAL_INTERRUPT_CORR_MEAS         2
62
#define CYGNUM_HAL_INTERRUPT_DMAC              3
63
#define CYGNUM_HAL_INTERRUPT_PCL               4
64
#define CYGNUM_HAL_INTERRUPT_TIC1A             6
65
#define CYGNUM_HAL_INTERRUPT_TIC1B             7
66
#define CYGNUM_HAL_INTERRUPT_RF_PLL_LOCK       8
67
#define CYGNUM_HAL_INTERRUPT_BSIO              13
68
#define CYGNUM_HAL_INTERRUPT_UART1_ERR         14
69
#define CYGNUM_HAL_INTERRUPT_UART1_RX          15
70
#define CYGNUM_HAL_INTERRUPT_UART1_TX          16
71
#define CYGNUM_HAL_INTERRUPT_TIC2A             18
72
#define CYGNUM_HAL_INTERRUPT_TIC2B             19
73
#define CYGNUM_HAL_INTERRUPT_EXT               20
74
#define CYGNUM_HAL_INTERRUPT_UART2_ERR         26
75
#define CYGNUM_HAL_INTERRUPT_UART2_RX          27
76
#define CYGNUM_HAL_INTERRUPT_UART2_TX          28
77
 
78
#define CYGNUM_HAL_ISR_MIN                     0
79
#define CYGNUM_HAL_ISR_MAX                     28
80
#define CYGNUM_HAL_ISR_COUNT                   29
81
 
82
// The vector used by the Real time clock
83
#define CYGNUM_HAL_INTERRUPT_RTC               CYGNUM_HAL_INTERRUPT_TIC1A
84
 
85
 
86
//----------------------------------------------------------------------------
87
// Reset.
88
extern void hal_gps4020_reset(void);
89
#define HAL_PLATFORM_RESET()             hal_gps4020_reset()
90
 
91
#define HAL_PLATFORM_RESET_ENTRY 0x60000000
92
 
93
#endif // CYGONCE_HAL_PLATFORM_INTS_H

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.