OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [cortexm/] [kinetis/] [var/] [current/] [include/] [hal_cache.h] - Blame information for rev 786

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
#ifndef CYGONCE_HAL_CACHE_H
2
#define CYGONCE_HAL_CACHE_H
3
//=============================================================================
4
//
5
//      hal_cache.h
6
//
7
//      HAL cache control API
8
//
9
//=============================================================================
10
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
11
// -------------------------------------------                              
12
// This file is part of eCos, the Embedded Configurable Operating System.   
13
// Copyright (C) 1998, 1999, 2000, 2001, 2002, 2004, 2005, 2006, 2008 Free Software Foundation, Inc.
14
//
15
// eCos is free software; you can redistribute it and/or modify it under    
16
// the terms of the GNU General Public License as published by the Free     
17
// Software Foundation; either version 2 or (at your option) any later      
18
// version.                                                                 
19
//
20
// eCos is distributed in the hope that it will be useful, but WITHOUT      
21
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
22
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
23
// for more details.                                                        
24
//
25
// You should have received a copy of the GNU General Public License        
26
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
27
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
28
//
29
// As a special exception, if other files instantiate templates or use      
30
// macros or inline functions from this file, or you compile this file      
31
// and link it with other works to produce a work based on this file,       
32
// this file does not by itself cause the resulting work to be covered by   
33
// the GNU General Public License. However the source code for this file    
34
// must still be made available in accordance with section (3) of the GNU   
35
// General Public License v2.                                               
36
//
37
// This exception does not invalidate any other reasons why a work based    
38
// on this file might be covered by the GNU General Public License.         
39
// -------------------------------------------                              
40
// ####ECOSGPLCOPYRIGHTEND####                                              
41
//=============================================================================
42
//#####DESCRIPTIONBEGIN####
43
//
44
// Author(s):    jlarmour
45
// Contributors: 
46
// Date:         2004-07-23
47
// Purpose:      Cache control API
48
// Description:  The macros defined here provide the HAL APIs for handling
49
//               cache control operations.
50
//
51
//               For Kinetis, for the time being these are empty macros.
52
// Usage:
53
//               #include <cyg/hal/hal_cache.h>
54
//               ...
55
//              
56
//
57
//####DESCRIPTIONEND####
58
//
59
//=============================================================================
60
 
61
#include <cyg/infra/cyg_type.h>
62
 
63
//-----------------------------------------------------------------------------
64
// Cache dimensions
65
 
66
// Data cache
67
//#define HAL_DCACHE_SIZE                 0    // Size of data cache in bytes
68
//#define HAL_DCACHE_LINE_SIZE            0    // Size of a data cache line
69
//#define HAL_DCACHE_WAYS                 0    // Associativity of the cache
70
 
71
// Instruction cache
72
//#define HAL_ICACHE_SIZE                 0    // Size of cache in bytes
73
//#define HAL_ICACHE_LINE_SIZE            0    // Size of a cache line
74
//#define HAL_ICACHE_WAYS                 0    // Associativity of the cache
75
 
76
//#define HAL_DCACHE_SETS (HAL_DCACHE_SIZE/(HAL_DCACHE_LINE_SIZE*HAL_DCACHE_WAYS))
77
//#define HAL_ICACHE_SETS (HAL_ICACHE_SIZE/(HAL_ICACHE_LINE_SIZE*HAL_ICACHE_WAYS))
78
 
79
//-----------------------------------------------------------------------------
80
// Global control of data cache
81
 
82
// Enable the data cache
83
#define HAL_DCACHE_ENABLE()
84
 
85
// Disable the data cache
86
#define HAL_DCACHE_DISABLE()
87
 
88
// Invalidate the entire cache
89
#define HAL_DCACHE_INVALIDATE_ALL()
90
 
91
// Synchronize the contents of the cache with memory.
92
#define HAL_DCACHE_SYNC()
93
 
94
// Purge contents of data cache
95
#define HAL_DCACHE_PURGE_ALL()
96
 
97
// Query the state of the data cache (does not affect the caching)
98
#define HAL_DCACHE_IS_ENABLED(_state_)          \
99
    CYG_MACRO_START                             \
100
    (_state_) = 0;                              \
101
    CYG_MACRO_END
102
 
103
// Set the data cache refill burst size
104
//#define HAL_DCACHE_BURST_SIZE(_size_)
105
 
106
// Set the data cache write mode
107
//#define HAL_DCACHE_WRITE_MODE( _mode_ )
108
 
109
//#define HAL_DCACHE_WRITETHRU_MODE       0
110
//#define HAL_DCACHE_WRITEBACK_MODE       1
111
 
112
// Load the contents of the given address range into the data cache
113
// and then lock the cache so that it stays there.
114
//#define HAL_DCACHE_LOCK(_base_, _size_)
115
 
116
// Undo a previous lock operation
117
//#define HAL_DCACHE_UNLOCK(_base_, _size_)
118
 
119
// Unlock entire cache
120
//#define HAL_DCACHE_UNLOCK_ALL()
121
 
122
//-----------------------------------------------------------------------------
123
// Data cache line control
124
 
125
// Allocate cache lines for the given address range without reading its
126
// contents from memory.
127
//#define HAL_DCACHE_ALLOCATE( _base_ , _size_ )
128
 
129
// Write dirty cache lines to memory and invalidate the cache entries
130
// for the given address range.
131
//#define HAL_DCACHE_FLUSH( _base_ , _size_ )
132
 
133
// Invalidate cache lines in the given range without writing to memory.
134
//#define HAL_DCACHE_INVALIDATE( _base_ , _size_ )
135
 
136
// Write dirty cache lines to memory for the given address range.
137
//#define HAL_DCACHE_STORE( _base_ , _size_ )
138
 
139
// Preread the given range into the cache with the intention of reading
140
// from it later.
141
//#define HAL_DCACHE_READ_HINT( _base_ , _size_ )
142
 
143
// Preread the given range into the cache with the intention of writing
144
// to it later.
145
//#define HAL_DCACHE_WRITE_HINT( _base_ , _size_ )
146
 
147
// Allocate and zero the cache lines associated with the given range.
148
//#define HAL_DCACHE_ZERO( _base_ , _size_ )
149
 
150
//-----------------------------------------------------------------------------
151
// Global control of Instruction cache
152
 
153
// Enable the instruction cache
154
#define HAL_ICACHE_ENABLE()
155
 
156
// Disable the instruction cache
157
#define HAL_ICACHE_DISABLE()
158
 
159
// Invalidate the entire cache
160
#define HAL_ICACHE_INVALIDATE_ALL()
161
 
162
// Synchronize the contents of the cache with memory.
163
#define HAL_ICACHE_SYNC()
164
 
165
// Query the state of the instruction cache (does not affect the caching)
166
#define HAL_ICACHE_IS_ENABLED(_state_)          \
167
    CYG_MACRO_START                             \
168
    (_state_) = 0;                              \
169
    CYG_MACRO_END
170
 
171
// Set the instruction cache refill burst size
172
//#define HAL_ICACHE_BURST_SIZE(_size_)
173
 
174
// Load the contents of the given address range into the instruction cache
175
// and then lock the cache so that it stays there.
176
//#define HAL_ICACHE_LOCK(_base_, _size_)
177
 
178
// Undo a previous lock operation
179
//#define HAL_ICACHE_UNLOCK(_base_, _size_)
180
 
181
// Unlock entire cache
182
//#define HAL_ICACHE_UNLOCK_ALL()
183
 
184
//-----------------------------------------------------------------------------
185
// Instruction cache line control
186
 
187
// Invalidate cache lines in the given range without writing to memory.
188
//#define HAL_ICACHE_INVALIDATE( _base_ , _size_ )
189
 
190
//-----------------------------------------------------------------------------
191
#endif // ifndef CYGONCE_HAL_CACHE_H
192
// End of hal_cache.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.