OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [i386/] [arch/] [current/] [include/] [hal_cache.h] - Blame information for rev 838

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
#ifndef CYGONCE_HAL_CACHE_H
2
#define CYGONCE_HAL_CACHE_H
3
 
4
//=============================================================================
5
//
6
//      hal_cache.h
7
//
8
//      HAL cache control API
9
//
10
//=============================================================================
11
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
12
// -------------------------------------------                              
13
// This file is part of eCos, the Embedded Configurable Operating System.   
14
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Free Software Foundation, Inc.
15
//
16
// eCos is free software; you can redistribute it and/or modify it under    
17
// the terms of the GNU General Public License as published by the Free     
18
// Software Foundation; either version 2 or (at your option) any later      
19
// version.                                                                 
20
//
21
// eCos is distributed in the hope that it will be useful, but WITHOUT      
22
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
23
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
24
// for more details.                                                        
25
//
26
// You should have received a copy of the GNU General Public License        
27
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
28
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
29
//
30
// As a special exception, if other files instantiate templates or use      
31
// macros or inline functions from this file, or you compile this file      
32
// and link it with other works to produce a work based on this file,       
33
// this file does not by itself cause the resulting work to be covered by   
34
// the GNU General Public License. However the source code for this file    
35
// must still be made available in accordance with section (3) of the GNU   
36
// General Public License v2.                                               
37
//
38
// This exception does not invalidate any other reasons why a work based    
39
// on this file might be covered by the GNU General Public License.         
40
// -------------------------------------------                              
41
// ####ECOSGPLCOPYRIGHTEND####                                              
42
//=============================================================================
43
//#####DESCRIPTIONBEGIN####
44
//
45
// Author(s):   nickg
46
// Contributors:proven
47
// Date:        1998-10-29
48
// Purpose:     Cache control API
49
// Description: The macros defined here provide the HAL APIs for handling
50
//              cache control operations.
51
// Usage:
52
//              #include <cyg/hal/hal_cache.h>
53
//              ...
54
//
55
//####DESCRIPTIONEND####
56
//
57
//=============================================================================
58
 
59
#include <cyg/infra/cyg_type.h>
60
 
61
//-----------------------------------------------------------------------------
62
// Cache dimensions
63
 
64
// Data cache
65
#define HAL_DCACHE_SIZE                 4096    // Size of data cache in bytes
66
#define HAL_DCACHE_LINE_SIZE            16      // Size of a data cache line
67
#define HAL_DCACHE_WAYS                 2       // Associativity of the cache
68
 
69
// Instruction cache
70
#define HAL_ICACHE_SIZE                 4096    // Size of cache in bytes
71
#define HAL_ICACHE_LINE_SIZE            16      // Size of a cache line
72
#define HAL_ICACHE_WAYS                 2       // Associativity of the cache
73
 
74
#define HAL_DCACHE_SETS (HAL_DCACHE_SIZE/(HAL_DCACHE_LINE_SIZE*HAL_DCACHE_WAYS))
75
#define HAL_ICACHE_SETS (HAL_ICACHE_SIZE/(HAL_ICACHE_LINE_SIZE*HAL_ICACHE_WAYS))
76
 
77
//-----------------------------------------------------------------------------
78
// Global control of data cache
79
 
80
// Enable the data cache
81
#define HAL_DCACHE_ENABLE()
82
 
83
// Disable the data cache
84
#define HAL_DCACHE_DISABLE()
85
 
86
// Query the state of the data cache
87
#define HAL_DCACHE_IS_ENABLED(_state_) \
88
CYG_MACRO_START                        \
89
_state_ = 1;                           \
90
CYG_MACRO_END
91
 
92
// Invalidate the entire cache
93
#define HAL_DCACHE_INVALIDATE_ALL()
94
 
95
// Synchronize the contents of the cache with memory.
96
#define HAL_DCACHE_SYNC()
97
 
98
// Set the data cache refill burst size
99
//#define HAL_DCACHE_BURST_SIZE(_size_)
100
 
101
// Set the data cache write mode
102
//#define HAL_DCACHE_WRITE_MODE( _mode_ )
103
 
104
//#define HAL_DCACHE_WRITETHRU_MODE       0
105
//#define HAL_DCACHE_WRITEBACK_MODE       1
106
 
107
// Load the contents of the given address range into the data cache
108
// and then lock the cache so that it stays there.
109
//#define HAL_DCACHE_LOCK(_base_, _size_)
110
 
111
// Undo a previous lock operation
112
//#define HAL_DCACHE_UNLOCK(_base_, _size_)
113
 
114
// Unlock entire cache
115
//#define HAL_DCACHE_UNLOCK_ALL()
116
 
117
//-----------------------------------------------------------------------------
118
// Data cache line control
119
 
120
// Allocate cache lines for the given address range without reading its
121
// contents from memory.
122
//#define HAL_DCACHE_ALLOCATE( _base_ , _size_ )
123
 
124
// Write dirty cache lines to memory and invalidate the cache entries
125
// for the given address range.
126
//#define HAL_DCACHE_FLUSH( _base_ , _size_ )
127
 
128
// Invalidate cache lines in the given range without writing to memory.
129
//#define HAL_DCACHE_INVALIDATE( _base_ , _size_ )
130
 
131
// Write dirty cache lines to memory for the given address range.
132
//#define HAL_DCACHE_STORE( _base_ , _size_ )
133
 
134
// Preread the given range into the cache with the intention of reading
135
// from it later.
136
//#define HAL_DCACHE_READ_HINT( _base_ , _size_ )
137
 
138
// Preread the given range into the cache with the intention of writing
139
// to it later.
140
//#define HAL_DCACHE_WRITE_HINT( _base_ , _size_ )
141
 
142
// Allocate and zero the cache lines associated with the given range.
143
//#define HAL_DCACHE_ZERO( _base_ , _size_ )
144
 
145
//-----------------------------------------------------------------------------
146
// Global control of Instruction cache
147
 
148
// Enable the instruction cache
149
#define HAL_ICACHE_ENABLE()
150
 
151
// Disable the instruction cache
152
#define HAL_ICACHE_DISABLE()
153
 
154
// Query the state of the instruction cache
155
#define HAL_ICACHE_IS_ENABLED(_state_) \
156
CYG_MACRO_START                        \
157
_state_ = 1;                           \
158
CYG_MACRO_END
159
 
160
// Invalidate the entire cache
161
#define HAL_ICACHE_INVALIDATE_ALL()
162
 
163
// Synchronize the contents of the cache with memory.
164
#define HAL_ICACHE_SYNC()
165
 
166
// Set the instruction cache refill burst size
167
//#define HAL_ICACHE_BURST_SIZE(_size_)
168
 
169
// Load the contents of the given address range into the instruction cache
170
// and then lock the cache so that it stays there.
171
//#define HAL_ICACHE_LOCK(_base_, _size_)
172
 
173
// Undo a previous lock operation
174
//#define HAL_ICACHE_UNLOCK(_base_, _size_)
175
 
176
//-----------------------------------------------------------------------------
177
// Instruction cache line control
178
 
179
// Invalidate cache lines in the given range without writing to memory.
180
//#define HAL_ICACHE_INVALIDATE( _base_ , _size_ )
181
 
182
//-----------------------------------------------------------------------------
183
#endif // ifndef CYGONCE_HAL_CACHE_H
184
// End of hal_cache.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.