OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [m68k/] [arch/] [current/] [include/] [hal_io.h] - Blame information for rev 794

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
#ifndef CYGONCE_HAL_HAL_IO_H
2
#define CYGONCE_HAL_HAL_IO_H
3
 
4
//=============================================================================
5
//
6
//      hal_io.h
7
//
8
//      HAL device IO register support.
9
//
10
//=============================================================================
11
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
12
// -------------------------------------------                              
13
// This file is part of eCos, the Embedded Configurable Operating System.   
14
// Copyright (C) 2003, 2006, 2008 Free Software Foundation, Inc.            
15
//
16
// eCos is free software; you can redistribute it and/or modify it under    
17
// the terms of the GNU General Public License as published by the Free     
18
// Software Foundation; either version 2 or (at your option) any later      
19
// version.                                                                 
20
//
21
// eCos is distributed in the hope that it will be useful, but WITHOUT      
22
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
23
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
24
// for more details.                                                        
25
//
26
// You should have received a copy of the GNU General Public License        
27
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
28
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
29
//
30
// As a special exception, if other files instantiate templates or use      
31
// macros or inline functions from this file, or you compile this file      
32
// and link it with other works to produce a work based on this file,       
33
// this file does not by itself cause the resulting work to be covered by   
34
// the GNU General Public License. However the source code for this file    
35
// must still be made available in accordance with section (3) of the GNU   
36
// General Public License v2.                                               
37
//
38
// This exception does not invalidate any other reasons why a work based    
39
// on this file might be covered by the GNU General Public License.         
40
// -------------------------------------------                              
41
// ####ECOSGPLCOPYRIGHTEND####                                              
42
//=============================================================================
43
//####DESCRIPTIONBEGIN####
44
//
45
// Author(s):   bartv
46
// Date:        2003-06-04
47
//####DESCRIPTIONEND####
48
//=============================================================================
49
 
50
#if !defined(__ASSEMBLER__) && !defined(__LDI__)
51
#include <cyg/infra/cyg_type.h>
52
#endif
53
#include <cyg/hal/var_io.h>
54
 
55
#if !defined(__ASSEMBLER__) && !defined(__LDI__)
56
//-----------------------------------------------------------------------------
57
// IO Register address.
58
// This type is for recording the address of an IO register.
59
typedef volatile CYG_ADDRWORD HAL_IO_REGISTER;
60
 
61
//-----------------------------------------------------------------------------
62
// BYTE Register access.
63
// Individual and vectorized access to 8 bit registers.
64
 
65
#define HAL_READ_UINT8( _register_, _value_ )           \
66
    CYG_MACRO_START                                     \
67
    ((_value_) = *((volatile CYG_BYTE *)(_register_))); \
68
    CYG_MACRO_END
69
 
70
#define HAL_WRITE_UINT8( _register_, _value_ )          \
71
    CYG_MACRO_START                                     \
72
    (*((volatile CYG_BYTE *)(_register_)) = (_value_)); \
73
    CYG_MACRO_END
74
 
75
#define HAL_READ_UINT8_VECTOR( _register_, _buf_, _count_, _step_ )     \
76
    CYG_MACRO_START                                                     \
77
    cyg_count32 _i_,_j_;                                                \
78
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
79
        (_buf_)[_i_] = ((volatile CYG_BYTE *)(_register_))[_j_];        \
80
    }                                                                   \
81
    CYG_MACRO_END
82
 
83
#define HAL_WRITE_UINT8_VECTOR( _register_, _buf_, _count_, _step_ )    \
84
    CYG_MACRO_START                                                     \
85
    cyg_count32 _i_,_j_;                                                \
86
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
87
        ((volatile CYG_BYTE *)(_register_))[_j_] = (_buf_)[_i_];        \
88
    }                                                                   \
89
    CYG_MACRO_END
90
 
91
 
92
//-----------------------------------------------------------------------------
93
// 16 bit access.
94
// Individual and vectorized access to 16 bit registers.
95
 
96
#define HAL_READ_UINT16( _register_, _value_ )                  \
97
    CYG_MACRO_START                                             \
98
    ((_value_) = *((volatile CYG_WORD16 *)(_register_)));       \
99
    CYG_MACRO_END
100
 
101
#define HAL_WRITE_UINT16( _register_, _value_ )                 \
102
    CYG_MACRO_START                                             \
103
    (*((volatile CYG_WORD16 *)(_register_)) = (_value_));       \
104
    CYG_MACRO_END
105
 
106
#define HAL_READ_UINT16_VECTOR( _register_, _buf_, _count_, _step_ )    \
107
    CYG_MACRO_START                                                     \
108
    cyg_count32 _i_,_j_;                                                \
109
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
110
        (_buf_)[_i_] = ((volatile CYG_WORD16 *)(_register_))[_j_];      \
111
    }                                                                   \
112
    CYG_MACRO_END
113
 
114
#define HAL_WRITE_UINT16_VECTOR( _register_, _buf_, _count_, _step_ )   \
115
    CYG_MACRO_START                                                     \
116
    cyg_count32 _i_,_j_;                                                \
117
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
118
        ((volatile CYG_WORD16 *)(_register_))[_j_] = (_buf_)[_i_];      \
119
    }                                                                   \
120
    CYG_MACRO_END
121
 
122
//-----------------------------------------------------------------------------
123
// 32 bit access.
124
// Individual and vectorized access to 32 bit registers.
125
 
126
#define HAL_READ_UINT32( _register_, _value_ )                  \
127
    CYG_MACRO_START                                             \
128
    ((_value_) = *((volatile CYG_WORD32 *)(_register_)));       \
129
    CYG_MACRO_END
130
 
131
#define HAL_WRITE_UINT32( _register_, _value_ )                 \
132
    CYG_MACRO_START                                             \
133
    (*((volatile CYG_WORD32 *)(_register_)) = (_value_));       \
134
    CYG_MACRO_END
135
 
136
#define HAL_READ_UINT32_VECTOR( _register_, _buf_, _count_, _step_ )    \
137
    CYG_MACRO_START                                                     \
138
    cyg_count32 _i_,_j_;                                                \
139
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
140
        (_buf_)[_i_] = ((volatile CYG_WORD32 *)(_register_))[_j_];      \
141
    }                                                                   \
142
    CYG_MACRO_END
143
 
144
#define HAL_WRITE_UINT32_VECTOR( _register_, _buf_, _count_, _step_ )   \
145
    CYG_MACRO_START                                                     \
146
    cyg_count32 _i_,_j_;                                                \
147
    for( _i_ = 0, _j_ = 0; _i_ < (_count_); _i_++, _j_ += (_step_)) {   \
148
        ((volatile CYG_WORD32 *)(_register_))[_j_] = (_buf_)[_i_];      \
149
    }                                                                   \
150
    CYG_MACRO_END
151
 
152
#endif
153
 
154
//-----------------------------------------------------------------------------
155
#endif // ifndef CYGONCE_HAL_HAL_IO_H
156
// End of hal_io.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.