OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [sh/] [sh2/] [current/] [include/] [mod_regs_intc_2.h] - Blame information for rev 786

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 786 skrzyp
//=============================================================================
2
//
3
//      mod_regs_intc_2.h
4
//
5
//      INTC (interrupt controller) Module (type 2) register definitions
6
//
7
//=============================================================================
8
// ####ECOSGPLCOPYRIGHTBEGIN####                                            
9
// -------------------------------------------                              
10
// This file is part of eCos, the Embedded Configurable Operating System.   
11
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Free Software Foundation, Inc.
12
//
13
// eCos is free software; you can redistribute it and/or modify it under    
14
// the terms of the GNU General Public License as published by the Free     
15
// Software Foundation; either version 2 or (at your option) any later      
16
// version.                                                                 
17
//
18
// eCos is distributed in the hope that it will be useful, but WITHOUT      
19
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or    
20
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License    
21
// for more details.                                                        
22
//
23
// You should have received a copy of the GNU General Public License        
24
// along with eCos; if not, write to the Free Software Foundation, Inc.,    
25
// 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.            
26
//
27
// As a special exception, if other files instantiate templates or use      
28
// macros or inline functions from this file, or you compile this file      
29
// and link it with other works to produce a work based on this file,       
30
// this file does not by itself cause the resulting work to be covered by   
31
// the GNU General Public License. However the source code for this file    
32
// must still be made available in accordance with section (3) of the GNU   
33
// General Public License v2.                                               
34
//
35
// This exception does not invalidate any other reasons why a work based    
36
// on this file might be covered by the GNU General Public License.         
37
// -------------------------------------------                              
38
// ####ECOSGPLCOPYRIGHTEND####                                              
39
//=============================================================================
40
//#####DESCRIPTIONBEGIN####
41
//
42
// Author(s):   jskov
43
// Contributors:jskov
44
// Date:        2002-01-15
45
//              
46
//####DESCRIPTIONEND####
47
//
48
//=============================================================================
49
 
50
// NOTE: This'll need restructuring as other variants are added. Type 1 should
51
// be fewest common registers.
52
 
53
//--------------------------------------------------------------------------
54
// Interrupt registers, module type 1
55
#define CYGARC_REG_IPRA                   0xffff8348
56
#define CYGARC_REG_IPRB                   0xffff834a
57
#define CYGARC_REG_IPRC                   0xffff834c
58
#define CYGARC_REG_IPRD                   0xffff834e
59
#define CYGARC_REG_IPRE                   0xffff8350
60
#define CYGARC_REG_IPRF                   0xffff8352
61
#define CYGARC_REG_IPRG                   0xffff8354
62
#define CYGARC_REG_IPRH                   0xffff8356
63
#define CYGARC_REG_ICR                    0xffff8358
64
#define CYGARC_REG_ISR                    0xffff835a
65
 
66
 
67
#define CYGARC_REG_ICR_NMIL               0x8000
68
#define CYGARC_REG_ICR_NMIE               0x0100
69
#define CYGARC_REG_ICR_IRQ0S              0x0080
70
#define CYGARC_REG_ICR_IRQ1S              0x0040
71
#define CYGARC_REG_ICR_IRQ2S              0x0020
72
#define CYGARC_REG_ICR_IRQ3S              0x0010
73
#define CYGARC_REG_ICR_IRQ4S              0x0008
74
#define CYGARC_REG_ICR_IRQ5S              0x0004
75
#define CYGARC_REG_ICR_IRQ6S              0x0002
76
#define CYGARC_REG_ICR_IRQ7S              0x0001
77
 
78
#define CYGARC_REG_IPRA_IRQ0_MASK         0xf000
79
#define CYGARC_REG_IPRA_IRQ0_PRI1         0x1000
80
#define CYGARC_REG_IPRA_IRQ1_MASK         0x0f00
81
#define CYGARC_REG_IPRA_IRQ1_PRI1         0x0100
82
#define CYGARC_REG_IPRA_IRQ2_MASK         0x00f0
83
#define CYGARC_REG_IPRA_IRQ2_PRI1         0x0010
84
#define CYGARC_REG_IPRA_IRQ3_MASK         0x000f
85
#define CYGARC_REG_IPRA_IRQ3_PRI1         0x0001
86
 
87
#define CYGARC_REG_IPRB_IRQ4_MASK         0xf000
88
#define CYGARC_REG_IPRB_IRQ4_PRI1         0x1000
89
#define CYGARC_REG_IPRB_IRQ5_MASK         0x0f00
90
#define CYGARC_REG_IPRB_IRQ5_PRI1         0x0100
91
#define CYGARC_REG_IPRB_IRQ6_MASK         0x00f0
92
#define CYGARC_REG_IPRB_IRQ6_PRI1         0x0010
93
#define CYGARC_REG_IPRB_IRQ7_MASK         0x000f
94
#define CYGARC_REG_IPRB_IRQ7_PRI1         0x0001
95
 
96
#define CYGARC_REG_IPRC_DMAC0_MASK         0xf000
97
#define CYGARC_REG_IPRC_DMAC0_PRI1         0x1000
98
#define CYGARC_REG_IPRC_DMAC1_MASK         0x0f00
99
#define CYGARC_REG_IPRC_DMAC1_PRI1         0x0100
100
#define CYGARC_REG_IPRC_DMAC2_MASK         0x00f0
101
#define CYGARC_REG_IPRC_DMAC2_PRI1         0x0010
102
#define CYGARC_REG_IPRC_DMAC3_MASK         0x000f
103
#define CYGARC_REG_IPRC_DMAC3_PRI1         0x0001
104
 
105
#define CYGARC_REG_IPRD_MTU0A_MASK         0xf000
106
#define CYGARC_REG_IPRD_MTU0A_PRI1         0x1000
107
#define CYGARC_REG_IPRD_MTU0B_MASK         0x0f00
108
#define CYGARC_REG_IPRD_MTU0B_PRI1         0x0100
109
#define CYGARC_REG_IPRD_MTU1A_MASK         0x00f0
110
#define CYGARC_REG_IPRD_MTU1A_PRI1         0x0010
111
#define CYGARC_REG_IPRD_MTU1B_MASK         0x000f
112
#define CYGARC_REG_IPRD_MTU1B_PRI1         0x0001
113
 
114
#define CYGARC_REG_IPRE_MTU2A_MASK         0xf000
115
#define CYGARC_REG_IPRE_MTU2A_PRI1         0x1000
116
#define CYGARC_REG_IPRE_MTU2B_MASK         0x0f00
117
#define CYGARC_REG_IPRE_MTU2B_PRI1         0x0100
118
#define CYGARC_REG_IPRE_MTU3A_MASK         0x00f0
119
#define CYGARC_REG_IPRE_MTU3A_PRI1         0x0010
120
#define CYGARC_REG_IPRE_MTU3B_MASK         0x000f
121
#define CYGARC_REG_IPRE_MTU3B_PRI1         0x0001
122
 
123
#define CYGARC_REG_IPRF_MTU4A_MASK         0xf000
124
#define CYGARC_REG_IPRF_MTU4A_PRI1         0x1000
125
#define CYGARC_REG_IPRF_MTU4B_MASK         0x0f00
126
#define CYGARC_REG_IPRF_MTU4B_PRI1         0x0100
127
#define CYGARC_REG_IPRF_SCI0_MASK          0x00f0
128
#define CYGARC_REG_IPRF_SCI0_PRI1          0x0010
129
#define CYGARC_REG_IPRF_SCI1_MASK          0x000f
130
#define CYGARC_REG_IPRF_SCI1_PRI1          0x0001
131
 
132
#define CYGARC_REG_IPRG_AD_MASK            0xf000
133
#define CYGARC_REG_IPRG_AD_PRI1            0x1000
134
#define CYGARC_REG_IPRG_DTC_MASK           0x0f00
135
#define CYGARC_REG_IPRG_DTC_PRI1           0x0100
136
#define CYGARC_REG_IPRG_CMT0_MASK          0x00f0
137
#define CYGARC_REG_IPRG_CMT0_PRI1          0x0010
138
#define CYGARC_REG_IPRG_CMT1_MASK          0x000f
139
#define CYGARC_REG_IPRG_CMT1_PRI1          0x0001
140
 
141
#define CYGARC_REG_IPRH_WDT_MASK           0xf000
142
#define CYGARC_REG_IPRH_WDT_PRI1           0x1000
143
#define CYGARC_REG_IPRH_IO_MASK            0x0f00
144
#define CYGARC_REG_IPRH_IO_PRI1            0x0100
145
 
146
// The (initial) IRQ mode
147
#define CYGARC_REG_ICR_INIT 0x0000
148
 
149
#define CYGARC_REG_ISR_IRQ0F           0x0080
150
#define CYGARC_REG_ISR_IRQ1F           0x0040
151
#define CYGARC_REG_ISR_IRQ2F           0x0020
152
#define CYGARC_REG_ISR_IRQ3F           0x0010
153
#define CYGARC_REG_ISR_IRQ4F           0x0008
154
#define CYGARC_REG_ISR_IRQ5F           0x0004
155
#define CYGARC_REG_ISR_IRQ6F           0x0002
156
#define CYGARC_REG_ISR_IRQ7F           0x0001

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.