| 1 |
610 |
jeremybenn |
//*****************************************************************************
|
| 2 |
|
|
//
|
| 3 |
|
|
// hw_nvic.h - Macros used when accessing the NVIC hardware.
|
| 4 |
|
|
//
|
| 5 |
|
|
// Copyright (c) 2005-2008 Luminary Micro, Inc. All rights reserved.
|
| 6 |
|
|
//
|
| 7 |
|
|
// Software License Agreement
|
| 8 |
|
|
//
|
| 9 |
|
|
// Luminary Micro, Inc. (LMI) is supplying this software for use solely and
|
| 10 |
|
|
// exclusively on LMI's microcontroller products.
|
| 11 |
|
|
//
|
| 12 |
|
|
// The software is owned by LMI and/or its suppliers, and is protected under
|
| 13 |
|
|
// applicable copyright laws. All rights are reserved. You may not combine
|
| 14 |
|
|
// this software with "viral" open-source software in order to form a larger
|
| 15 |
|
|
// program. Any use in violation of the foregoing restrictions may subject
|
| 16 |
|
|
// the user to criminal sanctions under applicable laws, as well as to civil
|
| 17 |
|
|
// liability for the breach of the terms and conditions of this license.
|
| 18 |
|
|
//
|
| 19 |
|
|
// THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
|
| 20 |
|
|
// OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
|
| 21 |
|
|
// MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
|
| 22 |
|
|
// LMI SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
|
| 23 |
|
|
// CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
|
| 24 |
|
|
//
|
| 25 |
|
|
// This is part of revision 2523 of the Stellaris Peripheral Driver Library.
|
| 26 |
|
|
//
|
| 27 |
|
|
//*****************************************************************************
|
| 28 |
|
|
|
| 29 |
|
|
#ifndef __HW_NVIC_H__
|
| 30 |
|
|
#define __HW_NVIC_H__
|
| 31 |
|
|
|
| 32 |
|
|
//*****************************************************************************
|
| 33 |
|
|
//
|
| 34 |
|
|
// The following are defines for the NVIC register addresses.
|
| 35 |
|
|
//
|
| 36 |
|
|
//*****************************************************************************
|
| 37 |
|
|
#define NVIC_INT_TYPE 0xE000E004 // Interrupt Controller Type Reg.
|
| 38 |
|
|
#define NVIC_ST_CTRL 0xE000E010 // SysTick Control and Status Reg.
|
| 39 |
|
|
#define NVIC_ST_RELOAD 0xE000E014 // SysTick Reload Value Register
|
| 40 |
|
|
#define NVIC_ST_CURRENT 0xE000E018 // SysTick Current Value Register
|
| 41 |
|
|
#define NVIC_ST_CAL 0xE000E01C // SysTick Calibration Value Reg.
|
| 42 |
|
|
#define NVIC_EN0 0xE000E100 // IRQ 0 to 31 Set Enable Register
|
| 43 |
|
|
#define NVIC_EN1 0xE000E104 // IRQ 32 to 63 Set Enable Register
|
| 44 |
|
|
#define NVIC_DIS0 0xE000E180 // IRQ 0 to 31 Clear Enable Reg.
|
| 45 |
|
|
#define NVIC_DIS1 0xE000E184 // IRQ 32 to 63 Clear Enable Reg.
|
| 46 |
|
|
#define NVIC_PEND0 0xE000E200 // IRQ 0 to 31 Set Pending Register
|
| 47 |
|
|
#define NVIC_PEND1 0xE000E204 // IRQ 32 to 63 Set Pending Reg.
|
| 48 |
|
|
#define NVIC_UNPEND0 0xE000E280 // IRQ 0 to 31 Clear Pending Reg.
|
| 49 |
|
|
#define NVIC_UNPEND1 0xE000E284 // IRQ 32 to 63 Clear Pending Reg.
|
| 50 |
|
|
#define NVIC_ACTIVE0 0xE000E300 // IRQ 0 to 31 Active Register
|
| 51 |
|
|
#define NVIC_ACTIVE1 0xE000E304 // IRQ 32 to 63 Active Register
|
| 52 |
|
|
#define NVIC_PRI0 0xE000E400 // IRQ 0 to 3 Priority Register
|
| 53 |
|
|
#define NVIC_PRI1 0xE000E404 // IRQ 4 to 7 Priority Register
|
| 54 |
|
|
#define NVIC_PRI2 0xE000E408 // IRQ 8 to 11 Priority Register
|
| 55 |
|
|
#define NVIC_PRI3 0xE000E40C // IRQ 12 to 15 Priority Register
|
| 56 |
|
|
#define NVIC_PRI4 0xE000E410 // IRQ 16 to 19 Priority Register
|
| 57 |
|
|
#define NVIC_PRI5 0xE000E414 // IRQ 20 to 23 Priority Register
|
| 58 |
|
|
#define NVIC_PRI6 0xE000E418 // IRQ 24 to 27 Priority Register
|
| 59 |
|
|
#define NVIC_PRI7 0xE000E41C // IRQ 28 to 31 Priority Register
|
| 60 |
|
|
#define NVIC_PRI8 0xE000E420 // IRQ 32 to 35 Priority Register
|
| 61 |
|
|
#define NVIC_PRI9 0xE000E424 // IRQ 36 to 39 Priority Register
|
| 62 |
|
|
#define NVIC_PRI10 0xE000E428 // IRQ 40 to 43 Priority Register
|
| 63 |
|
|
#define NVIC_PRI11 0xE000E42C // IRQ 44 to 47 Priority Register
|
| 64 |
|
|
#define NVIC_CPUID 0xE000ED00 // CPUID Base Register
|
| 65 |
|
|
#define NVIC_INT_CTRL 0xE000ED04 // Interrupt Control State Register
|
| 66 |
|
|
#define NVIC_VTABLE 0xE000ED08 // Vector Table Offset Register
|
| 67 |
|
|
#define NVIC_APINT 0xE000ED0C // App. Int & Reset Control Reg.
|
| 68 |
|
|
#define NVIC_SYS_CTRL 0xE000ED10 // System Control Register
|
| 69 |
|
|
#define NVIC_CFG_CTRL 0xE000ED14 // Configuration Control Register
|
| 70 |
|
|
#define NVIC_SYS_PRI1 0xE000ED18 // Sys. Handlers 4 to 7 Priority
|
| 71 |
|
|
#define NVIC_SYS_PRI2 0xE000ED1C // Sys. Handlers 8 to 11 Priority
|
| 72 |
|
|
#define NVIC_SYS_PRI3 0xE000ED20 // Sys. Handlers 12 to 15 Priority
|
| 73 |
|
|
#define NVIC_SYS_HND_CTRL 0xE000ED24 // System Handler Control and State
|
| 74 |
|
|
#define NVIC_FAULT_STAT 0xE000ED28 // Configurable Fault Status Reg.
|
| 75 |
|
|
#define NVIC_HFAULT_STAT 0xE000ED2C // Hard Fault Status Register
|
| 76 |
|
|
#define NVIC_DEBUG_STAT 0xE000ED30 // Debug Status Register
|
| 77 |
|
|
#define NVIC_MM_ADDR 0xE000ED34 // Mem Manage Address Register
|
| 78 |
|
|
#define NVIC_FAULT_ADDR 0xE000ED38 // Bus Fault Address Register
|
| 79 |
|
|
#define NVIC_MPU_TYPE 0xE000ED90 // MPU Type Register
|
| 80 |
|
|
#define NVIC_MPU_CTRL 0xE000ED94 // MPU Control Register
|
| 81 |
|
|
#define NVIC_MPU_NUMBER 0xE000ED98 // MPU Region Number Register
|
| 82 |
|
|
#define NVIC_MPU_BASE 0xE000ED9C // MPU Region Base Address Register
|
| 83 |
|
|
#define NVIC_MPU_ATTR 0xE000EDA0 // MPU Region Attribute & Size Reg.
|
| 84 |
|
|
#define NVIC_DBG_CTRL 0xE000EDF0 // Debug Control and Status Reg.
|
| 85 |
|
|
#define NVIC_DBG_XFER 0xE000EDF4 // Debug Core Reg. Transfer Select
|
| 86 |
|
|
#define NVIC_DBG_DATA 0xE000EDF8 // Debug Core Register Data
|
| 87 |
|
|
#define NVIC_DBG_INT 0xE000EDFC // Debug Reset Interrupt Control
|
| 88 |
|
|
#define NVIC_SW_TRIG 0xE000EF00 // Software Trigger Interrupt Reg.
|
| 89 |
|
|
|
| 90 |
|
|
//*****************************************************************************
|
| 91 |
|
|
//
|
| 92 |
|
|
// The following are defines for the bit fields in the NVIC_INT_TYPE register.
|
| 93 |
|
|
//
|
| 94 |
|
|
//*****************************************************************************
|
| 95 |
|
|
#define NVIC_INT_TYPE_LINES_M 0x0000001F // Number of interrupt lines (x32)
|
| 96 |
|
|
#define NVIC_INT_TYPE_LINES_S 0
|
| 97 |
|
|
|
| 98 |
|
|
//*****************************************************************************
|
| 99 |
|
|
//
|
| 100 |
|
|
// The following are defines for the bit fields in the NVIC_ST_CTRL register.
|
| 101 |
|
|
//
|
| 102 |
|
|
//*****************************************************************************
|
| 103 |
|
|
#define NVIC_ST_CTRL_COUNT 0x00010000 // Count flag
|
| 104 |
|
|
#define NVIC_ST_CTRL_CLK_SRC 0x00000004 // Clock Source
|
| 105 |
|
|
#define NVIC_ST_CTRL_INTEN 0x00000002 // Interrupt enable
|
| 106 |
|
|
#define NVIC_ST_CTRL_ENABLE 0x00000001 // Counter mode
|
| 107 |
|
|
|
| 108 |
|
|
//*****************************************************************************
|
| 109 |
|
|
//
|
| 110 |
|
|
// The following are defines for the bit fields in the NVIC_ST_RELOAD register.
|
| 111 |
|
|
//
|
| 112 |
|
|
//*****************************************************************************
|
| 113 |
|
|
#define NVIC_ST_RELOAD_M 0x00FFFFFF // Counter load value
|
| 114 |
|
|
#define NVIC_ST_RELOAD_S 0
|
| 115 |
|
|
|
| 116 |
|
|
//*****************************************************************************
|
| 117 |
|
|
//
|
| 118 |
|
|
// The following are defines for the bit fields in the NVIC_ST_CURRENT
|
| 119 |
|
|
// register.
|
| 120 |
|
|
//
|
| 121 |
|
|
//*****************************************************************************
|
| 122 |
|
|
#define NVIC_ST_CURRENT_M 0x00FFFFFF // Counter current value
|
| 123 |
|
|
#define NVIC_ST_CURRENT_S 0
|
| 124 |
|
|
|
| 125 |
|
|
//*****************************************************************************
|
| 126 |
|
|
//
|
| 127 |
|
|
// The following are defines for the bit fields in the NVIC_ST_CAL register.
|
| 128 |
|
|
//
|
| 129 |
|
|
//*****************************************************************************
|
| 130 |
|
|
#define NVIC_ST_CAL_NOREF 0x80000000 // No reference clock
|
| 131 |
|
|
#define NVIC_ST_CAL_SKEW 0x40000000 // Clock skew
|
| 132 |
|
|
#define NVIC_ST_CAL_ONEMS_M 0x00FFFFFF // 1ms reference value
|
| 133 |
|
|
#define NVIC_ST_CAL_ONEMS_S 0
|
| 134 |
|
|
|
| 135 |
|
|
//*****************************************************************************
|
| 136 |
|
|
//
|
| 137 |
|
|
// The following are defines for the bit fields in the NVIC_EN0 register.
|
| 138 |
|
|
//
|
| 139 |
|
|
//*****************************************************************************
|
| 140 |
|
|
#define NVIC_EN0_INT31 0x80000000 // Interrupt 31 enable
|
| 141 |
|
|
#define NVIC_EN0_INT30 0x40000000 // Interrupt 30 enable
|
| 142 |
|
|
#define NVIC_EN0_INT29 0x20000000 // Interrupt 29 enable
|
| 143 |
|
|
#define NVIC_EN0_INT28 0x10000000 // Interrupt 28 enable
|
| 144 |
|
|
#define NVIC_EN0_INT27 0x08000000 // Interrupt 27 enable
|
| 145 |
|
|
#define NVIC_EN0_INT26 0x04000000 // Interrupt 26 enable
|
| 146 |
|
|
#define NVIC_EN0_INT25 0x02000000 // Interrupt 25 enable
|
| 147 |
|
|
#define NVIC_EN0_INT24 0x01000000 // Interrupt 24 enable
|
| 148 |
|
|
#define NVIC_EN0_INT23 0x00800000 // Interrupt 23 enable
|
| 149 |
|
|
#define NVIC_EN0_INT22 0x00400000 // Interrupt 22 enable
|
| 150 |
|
|
#define NVIC_EN0_INT21 0x00200000 // Interrupt 21 enable
|
| 151 |
|
|
#define NVIC_EN0_INT20 0x00100000 // Interrupt 20 enable
|
| 152 |
|
|
#define NVIC_EN0_INT19 0x00080000 // Interrupt 19 enable
|
| 153 |
|
|
#define NVIC_EN0_INT18 0x00040000 // Interrupt 18 enable
|
| 154 |
|
|
#define NVIC_EN0_INT17 0x00020000 // Interrupt 17 enable
|
| 155 |
|
|
#define NVIC_EN0_INT16 0x00010000 // Interrupt 16 enable
|
| 156 |
|
|
#define NVIC_EN0_INT15 0x00008000 // Interrupt 15 enable
|
| 157 |
|
|
#define NVIC_EN0_INT14 0x00004000 // Interrupt 14 enable
|
| 158 |
|
|
#define NVIC_EN0_INT13 0x00002000 // Interrupt 13 enable
|
| 159 |
|
|
#define NVIC_EN0_INT12 0x00001000 // Interrupt 12 enable
|
| 160 |
|
|
#define NVIC_EN0_INT11 0x00000800 // Interrupt 11 enable
|
| 161 |
|
|
#define NVIC_EN0_INT10 0x00000400 // Interrupt 10 enable
|
| 162 |
|
|
#define NVIC_EN0_INT9 0x00000200 // Interrupt 9 enable
|
| 163 |
|
|
#define NVIC_EN0_INT8 0x00000100 // Interrupt 8 enable
|
| 164 |
|
|
#define NVIC_EN0_INT7 0x00000080 // Interrupt 7 enable
|
| 165 |
|
|
#define NVIC_EN0_INT6 0x00000040 // Interrupt 6 enable
|
| 166 |
|
|
#define NVIC_EN0_INT5 0x00000020 // Interrupt 5 enable
|
| 167 |
|
|
#define NVIC_EN0_INT4 0x00000010 // Interrupt 4 enable
|
| 168 |
|
|
#define NVIC_EN0_INT3 0x00000008 // Interrupt 3 enable
|
| 169 |
|
|
#define NVIC_EN0_INT2 0x00000004 // Interrupt 2 enable
|
| 170 |
|
|
#define NVIC_EN0_INT1 0x00000002 // Interrupt 1 enable
|
| 171 |
|
|
#define NVIC_EN0_INT0 0x00000001 // Interrupt 0 enable
|
| 172 |
|
|
|
| 173 |
|
|
//*****************************************************************************
|
| 174 |
|
|
//
|
| 175 |
|
|
// The following are defines for the bit fields in the NVIC_EN1 register.
|
| 176 |
|
|
//
|
| 177 |
|
|
//*****************************************************************************
|
| 178 |
|
|
#define NVIC_EN1_INT59 0x08000000 // Interrupt 59 enable
|
| 179 |
|
|
#define NVIC_EN1_INT58 0x04000000 // Interrupt 58 enable
|
| 180 |
|
|
#define NVIC_EN1_INT57 0x02000000 // Interrupt 57 enable
|
| 181 |
|
|
#define NVIC_EN1_INT56 0x01000000 // Interrupt 56 enable
|
| 182 |
|
|
#define NVIC_EN1_INT55 0x00800000 // Interrupt 55 enable
|
| 183 |
|
|
#define NVIC_EN1_INT54 0x00400000 // Interrupt 54 enable
|
| 184 |
|
|
#define NVIC_EN1_INT53 0x00200000 // Interrupt 53 enable
|
| 185 |
|
|
#define NVIC_EN1_INT52 0x00100000 // Interrupt 52 enable
|
| 186 |
|
|
#define NVIC_EN1_INT51 0x00080000 // Interrupt 51 enable
|
| 187 |
|
|
#define NVIC_EN1_INT50 0x00040000 // Interrupt 50 enable
|
| 188 |
|
|
#define NVIC_EN1_INT49 0x00020000 // Interrupt 49 enable
|
| 189 |
|
|
#define NVIC_EN1_INT48 0x00010000 // Interrupt 48 enable
|
| 190 |
|
|
#define NVIC_EN1_INT47 0x00008000 // Interrupt 47 enable
|
| 191 |
|
|
#define NVIC_EN1_INT46 0x00004000 // Interrupt 46 enable
|
| 192 |
|
|
#define NVIC_EN1_INT45 0x00002000 // Interrupt 45 enable
|
| 193 |
|
|
#define NVIC_EN1_INT44 0x00001000 // Interrupt 44 enable
|
| 194 |
|
|
#define NVIC_EN1_INT43 0x00000800 // Interrupt 43 enable
|
| 195 |
|
|
#define NVIC_EN1_INT42 0x00000400 // Interrupt 42 enable
|
| 196 |
|
|
#define NVIC_EN1_INT41 0x00000200 // Interrupt 41 enable
|
| 197 |
|
|
#define NVIC_EN1_INT40 0x00000100 // Interrupt 40 enable
|
| 198 |
|
|
#define NVIC_EN1_INT39 0x00000080 // Interrupt 39 enable
|
| 199 |
|
|
#define NVIC_EN1_INT38 0x00000040 // Interrupt 38 enable
|
| 200 |
|
|
#define NVIC_EN1_INT37 0x00000020 // Interrupt 37 enable
|
| 201 |
|
|
#define NVIC_EN1_INT36 0x00000010 // Interrupt 36 enable
|
| 202 |
|
|
#define NVIC_EN1_INT35 0x00000008 // Interrupt 35 enable
|
| 203 |
|
|
#define NVIC_EN1_INT34 0x00000004 // Interrupt 34 enable
|
| 204 |
|
|
#define NVIC_EN1_INT33 0x00000002 // Interrupt 33 enable
|
| 205 |
|
|
#define NVIC_EN1_INT32 0x00000001 // Interrupt 32 enable
|
| 206 |
|
|
|
| 207 |
|
|
//*****************************************************************************
|
| 208 |
|
|
//
|
| 209 |
|
|
// The following are defines for the bit fields in the NVIC_DIS0 register.
|
| 210 |
|
|
//
|
| 211 |
|
|
//*****************************************************************************
|
| 212 |
|
|
#define NVIC_DIS0_INT31 0x80000000 // Interrupt 31 disable
|
| 213 |
|
|
#define NVIC_DIS0_INT30 0x40000000 // Interrupt 30 disable
|
| 214 |
|
|
#define NVIC_DIS0_INT29 0x20000000 // Interrupt 29 disable
|
| 215 |
|
|
#define NVIC_DIS0_INT28 0x10000000 // Interrupt 28 disable
|
| 216 |
|
|
#define NVIC_DIS0_INT27 0x08000000 // Interrupt 27 disable
|
| 217 |
|
|
#define NVIC_DIS0_INT26 0x04000000 // Interrupt 26 disable
|
| 218 |
|
|
#define NVIC_DIS0_INT25 0x02000000 // Interrupt 25 disable
|
| 219 |
|
|
#define NVIC_DIS0_INT24 0x01000000 // Interrupt 24 disable
|
| 220 |
|
|
#define NVIC_DIS0_INT23 0x00800000 // Interrupt 23 disable
|
| 221 |
|
|
#define NVIC_DIS0_INT22 0x00400000 // Interrupt 22 disable
|
| 222 |
|
|
#define NVIC_DIS0_INT21 0x00200000 // Interrupt 21 disable
|
| 223 |
|
|
#define NVIC_DIS0_INT20 0x00100000 // Interrupt 20 disable
|
| 224 |
|
|
#define NVIC_DIS0_INT19 0x00080000 // Interrupt 19 disable
|
| 225 |
|
|
#define NVIC_DIS0_INT18 0x00040000 // Interrupt 18 disable
|
| 226 |
|
|
#define NVIC_DIS0_INT17 0x00020000 // Interrupt 17 disable
|
| 227 |
|
|
#define NVIC_DIS0_INT16 0x00010000 // Interrupt 16 disable
|
| 228 |
|
|
#define NVIC_DIS0_INT15 0x00008000 // Interrupt 15 disable
|
| 229 |
|
|
#define NVIC_DIS0_INT14 0x00004000 // Interrupt 14 disable
|
| 230 |
|
|
#define NVIC_DIS0_INT13 0x00002000 // Interrupt 13 disable
|
| 231 |
|
|
#define NVIC_DIS0_INT12 0x00001000 // Interrupt 12 disable
|
| 232 |
|
|
#define NVIC_DIS0_INT11 0x00000800 // Interrupt 11 disable
|
| 233 |
|
|
#define NVIC_DIS0_INT10 0x00000400 // Interrupt 10 disable
|
| 234 |
|
|
#define NVIC_DIS0_INT9 0x00000200 // Interrupt 9 disable
|
| 235 |
|
|
#define NVIC_DIS0_INT8 0x00000100 // Interrupt 8 disable
|
| 236 |
|
|
#define NVIC_DIS0_INT7 0x00000080 // Interrupt 7 disable
|
| 237 |
|
|
#define NVIC_DIS0_INT6 0x00000040 // Interrupt 6 disable
|
| 238 |
|
|
#define NVIC_DIS0_INT5 0x00000020 // Interrupt 5 disable
|
| 239 |
|
|
#define NVIC_DIS0_INT4 0x00000010 // Interrupt 4 disable
|
| 240 |
|
|
#define NVIC_DIS0_INT3 0x00000008 // Interrupt 3 disable
|
| 241 |
|
|
#define NVIC_DIS0_INT2 0x00000004 // Interrupt 2 disable
|
| 242 |
|
|
#define NVIC_DIS0_INT1 0x00000002 // Interrupt 1 disable
|
| 243 |
|
|
#define NVIC_DIS0_INT0 0x00000001 // Interrupt 0 disable
|
| 244 |
|
|
|
| 245 |
|
|
//*****************************************************************************
|
| 246 |
|
|
//
|
| 247 |
|
|
// The following are defines for the bit fields in the NVIC_DIS1 register.
|
| 248 |
|
|
//
|
| 249 |
|
|
//*****************************************************************************
|
| 250 |
|
|
#define NVIC_DIS1_INT59 0x08000000 // Interrupt 59 disable
|
| 251 |
|
|
#define NVIC_DIS1_INT58 0x04000000 // Interrupt 58 disable
|
| 252 |
|
|
#define NVIC_DIS1_INT57 0x02000000 // Interrupt 57 disable
|
| 253 |
|
|
#define NVIC_DIS1_INT56 0x01000000 // Interrupt 56 disable
|
| 254 |
|
|
#define NVIC_DIS1_INT55 0x00800000 // Interrupt 55 disable
|
| 255 |
|
|
#define NVIC_DIS1_INT54 0x00400000 // Interrupt 54 disable
|
| 256 |
|
|
#define NVIC_DIS1_INT53 0x00200000 // Interrupt 53 disable
|
| 257 |
|
|
#define NVIC_DIS1_INT52 0x00100000 // Interrupt 52 disable
|
| 258 |
|
|
#define NVIC_DIS1_INT51 0x00080000 // Interrupt 51 disable
|
| 259 |
|
|
#define NVIC_DIS1_INT50 0x00040000 // Interrupt 50 disable
|
| 260 |
|
|
#define NVIC_DIS1_INT49 0x00020000 // Interrupt 49 disable
|
| 261 |
|
|
#define NVIC_DIS1_INT48 0x00010000 // Interrupt 48 disable
|
| 262 |
|
|
#define NVIC_DIS1_INT47 0x00008000 // Interrupt 47 disable
|
| 263 |
|
|
#define NVIC_DIS1_INT46 0x00004000 // Interrupt 46 disable
|
| 264 |
|
|
#define NVIC_DIS1_INT45 0x00002000 // Interrupt 45 disable
|
| 265 |
|
|
#define NVIC_DIS1_INT44 0x00001000 // Interrupt 44 disable
|
| 266 |
|
|
#define NVIC_DIS1_INT43 0x00000800 // Interrupt 43 disable
|
| 267 |
|
|
#define NVIC_DIS1_INT42 0x00000400 // Interrupt 42 disable
|
| 268 |
|
|
#define NVIC_DIS1_INT41 0x00000200 // Interrupt 41 disable
|
| 269 |
|
|
#define NVIC_DIS1_INT40 0x00000100 // Interrupt 40 disable
|
| 270 |
|
|
#define NVIC_DIS1_INT39 0x00000080 // Interrupt 39 disable
|
| 271 |
|
|
#define NVIC_DIS1_INT38 0x00000040 // Interrupt 38 disable
|
| 272 |
|
|
#define NVIC_DIS1_INT37 0x00000020 // Interrupt 37 disable
|
| 273 |
|
|
#define NVIC_DIS1_INT36 0x00000010 // Interrupt 36 disable
|
| 274 |
|
|
#define NVIC_DIS1_INT35 0x00000008 // Interrupt 35 disable
|
| 275 |
|
|
#define NVIC_DIS1_INT34 0x00000004 // Interrupt 34 disable
|
| 276 |
|
|
#define NVIC_DIS1_INT33 0x00000002 // Interrupt 33 disable
|
| 277 |
|
|
#define NVIC_DIS1_INT32 0x00000001 // Interrupt 32 disable
|
| 278 |
|
|
|
| 279 |
|
|
//*****************************************************************************
|
| 280 |
|
|
//
|
| 281 |
|
|
// The following are defines for the bit fields in the NVIC_PEND0 register.
|
| 282 |
|
|
//
|
| 283 |
|
|
//*****************************************************************************
|
| 284 |
|
|
#define NVIC_PEND0_INT31 0x80000000 // Interrupt 31 pend
|
| 285 |
|
|
#define NVIC_PEND0_INT30 0x40000000 // Interrupt 30 pend
|
| 286 |
|
|
#define NVIC_PEND0_INT29 0x20000000 // Interrupt 29 pend
|
| 287 |
|
|
#define NVIC_PEND0_INT28 0x10000000 // Interrupt 28 pend
|
| 288 |
|
|
#define NVIC_PEND0_INT27 0x08000000 // Interrupt 27 pend
|
| 289 |
|
|
#define NVIC_PEND0_INT26 0x04000000 // Interrupt 26 pend
|
| 290 |
|
|
#define NVIC_PEND0_INT25 0x02000000 // Interrupt 25 pend
|
| 291 |
|
|
#define NVIC_PEND0_INT24 0x01000000 // Interrupt 24 pend
|
| 292 |
|
|
#define NVIC_PEND0_INT23 0x00800000 // Interrupt 23 pend
|
| 293 |
|
|
#define NVIC_PEND0_INT22 0x00400000 // Interrupt 22 pend
|
| 294 |
|
|
#define NVIC_PEND0_INT21 0x00200000 // Interrupt 21 pend
|
| 295 |
|
|
#define NVIC_PEND0_INT20 0x00100000 // Interrupt 20 pend
|
| 296 |
|
|
#define NVIC_PEND0_INT19 0x00080000 // Interrupt 19 pend
|
| 297 |
|
|
#define NVIC_PEND0_INT18 0x00040000 // Interrupt 18 pend
|
| 298 |
|
|
#define NVIC_PEND0_INT17 0x00020000 // Interrupt 17 pend
|
| 299 |
|
|
#define NVIC_PEND0_INT16 0x00010000 // Interrupt 16 pend
|
| 300 |
|
|
#define NVIC_PEND0_INT15 0x00008000 // Interrupt 15 pend
|
| 301 |
|
|
#define NVIC_PEND0_INT14 0x00004000 // Interrupt 14 pend
|
| 302 |
|
|
#define NVIC_PEND0_INT13 0x00002000 // Interrupt 13 pend
|
| 303 |
|
|
#define NVIC_PEND0_INT12 0x00001000 // Interrupt 12 pend
|
| 304 |
|
|
#define NVIC_PEND0_INT11 0x00000800 // Interrupt 11 pend
|
| 305 |
|
|
#define NVIC_PEND0_INT10 0x00000400 // Interrupt 10 pend
|
| 306 |
|
|
#define NVIC_PEND0_INT9 0x00000200 // Interrupt 9 pend
|
| 307 |
|
|
#define NVIC_PEND0_INT8 0x00000100 // Interrupt 8 pend
|
| 308 |
|
|
#define NVIC_PEND0_INT7 0x00000080 // Interrupt 7 pend
|
| 309 |
|
|
#define NVIC_PEND0_INT6 0x00000040 // Interrupt 6 pend
|
| 310 |
|
|
#define NVIC_PEND0_INT5 0x00000020 // Interrupt 5 pend
|
| 311 |
|
|
#define NVIC_PEND0_INT4 0x00000010 // Interrupt 4 pend
|
| 312 |
|
|
#define NVIC_PEND0_INT3 0x00000008 // Interrupt 3 pend
|
| 313 |
|
|
#define NVIC_PEND0_INT2 0x00000004 // Interrupt 2 pend
|
| 314 |
|
|
#define NVIC_PEND0_INT1 0x00000002 // Interrupt 1 pend
|
| 315 |
|
|
#define NVIC_PEND0_INT0 0x00000001 // Interrupt 0 pend
|
| 316 |
|
|
|
| 317 |
|
|
//*****************************************************************************
|
| 318 |
|
|
//
|
| 319 |
|
|
// The following are defines for the bit fields in the NVIC_PEND1 register.
|
| 320 |
|
|
//
|
| 321 |
|
|
//*****************************************************************************
|
| 322 |
|
|
#define NVIC_PEND1_INT59 0x08000000 // Interrupt 59 pend
|
| 323 |
|
|
#define NVIC_PEND1_INT58 0x04000000 // Interrupt 58 pend
|
| 324 |
|
|
#define NVIC_PEND1_INT57 0x02000000 // Interrupt 57 pend
|
| 325 |
|
|
#define NVIC_PEND1_INT56 0x01000000 // Interrupt 56 pend
|
| 326 |
|
|
#define NVIC_PEND1_INT55 0x00800000 // Interrupt 55 pend
|
| 327 |
|
|
#define NVIC_PEND1_INT54 0x00400000 // Interrupt 54 pend
|
| 328 |
|
|
#define NVIC_PEND1_INT53 0x00200000 // Interrupt 53 pend
|
| 329 |
|
|
#define NVIC_PEND1_INT52 0x00100000 // Interrupt 52 pend
|
| 330 |
|
|
#define NVIC_PEND1_INT51 0x00080000 // Interrupt 51 pend
|
| 331 |
|
|
#define NVIC_PEND1_INT50 0x00040000 // Interrupt 50 pend
|
| 332 |
|
|
#define NVIC_PEND1_INT49 0x00020000 // Interrupt 49 pend
|
| 333 |
|
|
#define NVIC_PEND1_INT48 0x00010000 // Interrupt 48 pend
|
| 334 |
|
|
#define NVIC_PEND1_INT47 0x00008000 // Interrupt 47 pend
|
| 335 |
|
|
#define NVIC_PEND1_INT46 0x00004000 // Interrupt 46 pend
|
| 336 |
|
|
#define NVIC_PEND1_INT45 0x00002000 // Interrupt 45 pend
|
| 337 |
|
|
#define NVIC_PEND1_INT44 0x00001000 // Interrupt 44 pend
|
| 338 |
|
|
#define NVIC_PEND1_INT43 0x00000800 // Interrupt 43 pend
|
| 339 |
|
|
#define NVIC_PEND1_INT42 0x00000400 // Interrupt 42 pend
|
| 340 |
|
|
#define NVIC_PEND1_INT41 0x00000200 // Interrupt 41 pend
|
| 341 |
|
|
#define NVIC_PEND1_INT40 0x00000100 // Interrupt 40 pend
|
| 342 |
|
|
#define NVIC_PEND1_INT39 0x00000080 // Interrupt 39 pend
|
| 343 |
|
|
#define NVIC_PEND1_INT38 0x00000040 // Interrupt 38 pend
|
| 344 |
|
|
#define NVIC_PEND1_INT37 0x00000020 // Interrupt 37 pend
|
| 345 |
|
|
#define NVIC_PEND1_INT36 0x00000010 // Interrupt 36 pend
|
| 346 |
|
|
#define NVIC_PEND1_INT35 0x00000008 // Interrupt 35 pend
|
| 347 |
|
|
#define NVIC_PEND1_INT34 0x00000004 // Interrupt 34 pend
|
| 348 |
|
|
#define NVIC_PEND1_INT33 0x00000002 // Interrupt 33 pend
|
| 349 |
|
|
#define NVIC_PEND1_INT32 0x00000001 // Interrupt 32 pend
|
| 350 |
|
|
|
| 351 |
|
|
//*****************************************************************************
|
| 352 |
|
|
//
|
| 353 |
|
|
// The following are defines for the bit fields in the NVIC_UNPEND0 register.
|
| 354 |
|
|
//
|
| 355 |
|
|
//*****************************************************************************
|
| 356 |
|
|
#define NVIC_UNPEND0_INT31 0x80000000 // Interrupt 31 unpend
|
| 357 |
|
|
#define NVIC_UNPEND0_INT30 0x40000000 // Interrupt 30 unpend
|
| 358 |
|
|
#define NVIC_UNPEND0_INT29 0x20000000 // Interrupt 29 unpend
|
| 359 |
|
|
#define NVIC_UNPEND0_INT28 0x10000000 // Interrupt 28 unpend
|
| 360 |
|
|
#define NVIC_UNPEND0_INT27 0x08000000 // Interrupt 27 unpend
|
| 361 |
|
|
#define NVIC_UNPEND0_INT26 0x04000000 // Interrupt 26 unpend
|
| 362 |
|
|
#define NVIC_UNPEND0_INT25 0x02000000 // Interrupt 25 unpend
|
| 363 |
|
|
#define NVIC_UNPEND0_INT24 0x01000000 // Interrupt 24 unpend
|
| 364 |
|
|
#define NVIC_UNPEND0_INT23 0x00800000 // Interrupt 23 unpend
|
| 365 |
|
|
#define NVIC_UNPEND0_INT22 0x00400000 // Interrupt 22 unpend
|
| 366 |
|
|
#define NVIC_UNPEND0_INT21 0x00200000 // Interrupt 21 unpend
|
| 367 |
|
|
#define NVIC_UNPEND0_INT20 0x00100000 // Interrupt 20 unpend
|
| 368 |
|
|
#define NVIC_UNPEND0_INT19 0x00080000 // Interrupt 19 unpend
|
| 369 |
|
|
#define NVIC_UNPEND0_INT18 0x00040000 // Interrupt 18 unpend
|
| 370 |
|
|
#define NVIC_UNPEND0_INT17 0x00020000 // Interrupt 17 unpend
|
| 371 |
|
|
#define NVIC_UNPEND0_INT16 0x00010000 // Interrupt 16 unpend
|
| 372 |
|
|
#define NVIC_UNPEND0_INT15 0x00008000 // Interrupt 15 unpend
|
| 373 |
|
|
#define NVIC_UNPEND0_INT14 0x00004000 // Interrupt 14 unpend
|
| 374 |
|
|
#define NVIC_UNPEND0_INT13 0x00002000 // Interrupt 13 unpend
|
| 375 |
|
|
#define NVIC_UNPEND0_INT12 0x00001000 // Interrupt 12 unpend
|
| 376 |
|
|
#define NVIC_UNPEND0_INT11 0x00000800 // Interrupt 11 unpend
|
| 377 |
|
|
#define NVIC_UNPEND0_INT10 0x00000400 // Interrupt 10 unpend
|
| 378 |
|
|
#define NVIC_UNPEND0_INT9 0x00000200 // Interrupt 9 unpend
|
| 379 |
|
|
#define NVIC_UNPEND0_INT8 0x00000100 // Interrupt 8 unpend
|
| 380 |
|
|
#define NVIC_UNPEND0_INT7 0x00000080 // Interrupt 7 unpend
|
| 381 |
|
|
#define NVIC_UNPEND0_INT6 0x00000040 // Interrupt 6 unpend
|
| 382 |
|
|
#define NVIC_UNPEND0_INT5 0x00000020 // Interrupt 5 unpend
|
| 383 |
|
|
#define NVIC_UNPEND0_INT4 0x00000010 // Interrupt 4 unpend
|
| 384 |
|
|
#define NVIC_UNPEND0_INT3 0x00000008 // Interrupt 3 unpend
|
| 385 |
|
|
#define NVIC_UNPEND0_INT2 0x00000004 // Interrupt 2 unpend
|
| 386 |
|
|
#define NVIC_UNPEND0_INT1 0x00000002 // Interrupt 1 unpend
|
| 387 |
|
|
#define NVIC_UNPEND0_INT0 0x00000001 // Interrupt 0 unpend
|
| 388 |
|
|
|
| 389 |
|
|
//*****************************************************************************
|
| 390 |
|
|
//
|
| 391 |
|
|
// The following are defines for the bit fields in the NVIC_UNPEND1 register.
|
| 392 |
|
|
//
|
| 393 |
|
|
//*****************************************************************************
|
| 394 |
|
|
#define NVIC_UNPEND1_INT59 0x08000000 // Interrupt 59 unpend
|
| 395 |
|
|
#define NVIC_UNPEND1_INT58 0x04000000 // Interrupt 58 unpend
|
| 396 |
|
|
#define NVIC_UNPEND1_INT57 0x02000000 // Interrupt 57 unpend
|
| 397 |
|
|
#define NVIC_UNPEND1_INT56 0x01000000 // Interrupt 56 unpend
|
| 398 |
|
|
#define NVIC_UNPEND1_INT55 0x00800000 // Interrupt 55 unpend
|
| 399 |
|
|
#define NVIC_UNPEND1_INT54 0x00400000 // Interrupt 54 unpend
|
| 400 |
|
|
#define NVIC_UNPEND1_INT53 0x00200000 // Interrupt 53 unpend
|
| 401 |
|
|
#define NVIC_UNPEND1_INT52 0x00100000 // Interrupt 52 unpend
|
| 402 |
|
|
#define NVIC_UNPEND1_INT51 0x00080000 // Interrupt 51 unpend
|
| 403 |
|
|
#define NVIC_UNPEND1_INT50 0x00040000 // Interrupt 50 unpend
|
| 404 |
|
|
#define NVIC_UNPEND1_INT49 0x00020000 // Interrupt 49 unpend
|
| 405 |
|
|
#define NVIC_UNPEND1_INT48 0x00010000 // Interrupt 48 unpend
|
| 406 |
|
|
#define NVIC_UNPEND1_INT47 0x00008000 // Interrupt 47 unpend
|
| 407 |
|
|
#define NVIC_UNPEND1_INT46 0x00004000 // Interrupt 46 unpend
|
| 408 |
|
|
#define NVIC_UNPEND1_INT45 0x00002000 // Interrupt 45 unpend
|
| 409 |
|
|
#define NVIC_UNPEND1_INT44 0x00001000 // Interrupt 44 unpend
|
| 410 |
|
|
#define NVIC_UNPEND1_INT43 0x00000800 // Interrupt 43 unpend
|
| 411 |
|
|
#define NVIC_UNPEND1_INT42 0x00000400 // Interrupt 42 unpend
|
| 412 |
|
|
#define NVIC_UNPEND1_INT41 0x00000200 // Interrupt 41 unpend
|
| 413 |
|
|
#define NVIC_UNPEND1_INT40 0x00000100 // Interrupt 40 unpend
|
| 414 |
|
|
#define NVIC_UNPEND1_INT39 0x00000080 // Interrupt 39 unpend
|
| 415 |
|
|
#define NVIC_UNPEND1_INT38 0x00000040 // Interrupt 38 unpend
|
| 416 |
|
|
#define NVIC_UNPEND1_INT37 0x00000020 // Interrupt 37 unpend
|
| 417 |
|
|
#define NVIC_UNPEND1_INT36 0x00000010 // Interrupt 36 unpend
|
| 418 |
|
|
#define NVIC_UNPEND1_INT35 0x00000008 // Interrupt 35 unpend
|
| 419 |
|
|
#define NVIC_UNPEND1_INT34 0x00000004 // Interrupt 34 unpend
|
| 420 |
|
|
#define NVIC_UNPEND1_INT33 0x00000002 // Interrupt 33 unpend
|
| 421 |
|
|
#define NVIC_UNPEND1_INT32 0x00000001 // Interrupt 32 unpend
|
| 422 |
|
|
|
| 423 |
|
|
//*****************************************************************************
|
| 424 |
|
|
//
|
| 425 |
|
|
// The following are defines for the bit fields in the NVIC_ACTIVE0 register.
|
| 426 |
|
|
//
|
| 427 |
|
|
//*****************************************************************************
|
| 428 |
|
|
#define NVIC_ACTIVE0_INT31 0x80000000 // Interrupt 31 active
|
| 429 |
|
|
#define NVIC_ACTIVE0_INT30 0x40000000 // Interrupt 30 active
|
| 430 |
|
|
#define NVIC_ACTIVE0_INT29 0x20000000 // Interrupt 29 active
|
| 431 |
|
|
#define NVIC_ACTIVE0_INT28 0x10000000 // Interrupt 28 active
|
| 432 |
|
|
#define NVIC_ACTIVE0_INT27 0x08000000 // Interrupt 27 active
|
| 433 |
|
|
#define NVIC_ACTIVE0_INT26 0x04000000 // Interrupt 26 active
|
| 434 |
|
|
#define NVIC_ACTIVE0_INT25 0x02000000 // Interrupt 25 active
|
| 435 |
|
|
#define NVIC_ACTIVE0_INT24 0x01000000 // Interrupt 24 active
|
| 436 |
|
|
#define NVIC_ACTIVE0_INT23 0x00800000 // Interrupt 23 active
|
| 437 |
|
|
#define NVIC_ACTIVE0_INT22 0x00400000 // Interrupt 22 active
|
| 438 |
|
|
#define NVIC_ACTIVE0_INT21 0x00200000 // Interrupt 21 active
|
| 439 |
|
|
#define NVIC_ACTIVE0_INT20 0x00100000 // Interrupt 20 active
|
| 440 |
|
|
#define NVIC_ACTIVE0_INT19 0x00080000 // Interrupt 19 active
|
| 441 |
|
|
#define NVIC_ACTIVE0_INT18 0x00040000 // Interrupt 18 active
|
| 442 |
|
|
#define NVIC_ACTIVE0_INT17 0x00020000 // Interrupt 17 active
|
| 443 |
|
|
#define NVIC_ACTIVE0_INT16 0x00010000 // Interrupt 16 active
|
| 444 |
|
|
#define NVIC_ACTIVE0_INT15 0x00008000 // Interrupt 15 active
|
| 445 |
|
|
#define NVIC_ACTIVE0_INT14 0x00004000 // Interrupt 14 active
|
| 446 |
|
|
#define NVIC_ACTIVE0_INT13 0x00002000 // Interrupt 13 active
|
| 447 |
|
|
#define NVIC_ACTIVE0_INT12 0x00001000 // Interrupt 12 active
|
| 448 |
|
|
#define NVIC_ACTIVE0_INT11 0x00000800 // Interrupt 11 active
|
| 449 |
|
|
#define NVIC_ACTIVE0_INT10 0x00000400 // Interrupt 10 active
|
| 450 |
|
|
#define NVIC_ACTIVE0_INT9 0x00000200 // Interrupt 9 active
|
| 451 |
|
|
#define NVIC_ACTIVE0_INT8 0x00000100 // Interrupt 8 active
|
| 452 |
|
|
#define NVIC_ACTIVE0_INT7 0x00000080 // Interrupt 7 active
|
| 453 |
|
|
#define NVIC_ACTIVE0_INT6 0x00000040 // Interrupt 6 active
|
| 454 |
|
|
#define NVIC_ACTIVE0_INT5 0x00000020 // Interrupt 5 active
|
| 455 |
|
|
#define NVIC_ACTIVE0_INT4 0x00000010 // Interrupt 4 active
|
| 456 |
|
|
#define NVIC_ACTIVE0_INT3 0x00000008 // Interrupt 3 active
|
| 457 |
|
|
#define NVIC_ACTIVE0_INT2 0x00000004 // Interrupt 2 active
|
| 458 |
|
|
#define NVIC_ACTIVE0_INT1 0x00000002 // Interrupt 1 active
|
| 459 |
|
|
#define NVIC_ACTIVE0_INT0 0x00000001 // Interrupt 0 active
|
| 460 |
|
|
|
| 461 |
|
|
//*****************************************************************************
|
| 462 |
|
|
//
|
| 463 |
|
|
// The following are defines for the bit fields in the NVIC_ACTIVE1 register.
|
| 464 |
|
|
//
|
| 465 |
|
|
//*****************************************************************************
|
| 466 |
|
|
#define NVIC_ACTIVE1_INT59 0x08000000 // Interrupt 59 active
|
| 467 |
|
|
#define NVIC_ACTIVE1_INT58 0x04000000 // Interrupt 58 active
|
| 468 |
|
|
#define NVIC_ACTIVE1_INT57 0x02000000 // Interrupt 57 active
|
| 469 |
|
|
#define NVIC_ACTIVE1_INT56 0x01000000 // Interrupt 56 active
|
| 470 |
|
|
#define NVIC_ACTIVE1_INT55 0x00800000 // Interrupt 55 active
|
| 471 |
|
|
#define NVIC_ACTIVE1_INT54 0x00400000 // Interrupt 54 active
|
| 472 |
|
|
#define NVIC_ACTIVE1_INT53 0x00200000 // Interrupt 53 active
|
| 473 |
|
|
#define NVIC_ACTIVE1_INT52 0x00100000 // Interrupt 52 active
|
| 474 |
|
|
#define NVIC_ACTIVE1_INT51 0x00080000 // Interrupt 51 active
|
| 475 |
|
|
#define NVIC_ACTIVE1_INT50 0x00040000 // Interrupt 50 active
|
| 476 |
|
|
#define NVIC_ACTIVE1_INT49 0x00020000 // Interrupt 49 active
|
| 477 |
|
|
#define NVIC_ACTIVE1_INT48 0x00010000 // Interrupt 48 active
|
| 478 |
|
|
#define NVIC_ACTIVE1_INT47 0x00008000 // Interrupt 47 active
|
| 479 |
|
|
#define NVIC_ACTIVE1_INT46 0x00004000 // Interrupt 46 active
|
| 480 |
|
|
#define NVIC_ACTIVE1_INT45 0x00002000 // Interrupt 45 active
|
| 481 |
|
|
#define NVIC_ACTIVE1_INT44 0x00001000 // Interrupt 44 active
|
| 482 |
|
|
#define NVIC_ACTIVE1_INT43 0x00000800 // Interrupt 43 active
|
| 483 |
|
|
#define NVIC_ACTIVE1_INT42 0x00000400 // Interrupt 42 active
|
| 484 |
|
|
#define NVIC_ACTIVE1_INT41 0x00000200 // Interrupt 41 active
|
| 485 |
|
|
#define NVIC_ACTIVE1_INT40 0x00000100 // Interrupt 40 active
|
| 486 |
|
|
#define NVIC_ACTIVE1_INT39 0x00000080 // Interrupt 39 active
|
| 487 |
|
|
#define NVIC_ACTIVE1_INT38 0x00000040 // Interrupt 38 active
|
| 488 |
|
|
#define NVIC_ACTIVE1_INT37 0x00000020 // Interrupt 37 active
|
| 489 |
|
|
#define NVIC_ACTIVE1_INT36 0x00000010 // Interrupt 36 active
|
| 490 |
|
|
#define NVIC_ACTIVE1_INT35 0x00000008 // Interrupt 35 active
|
| 491 |
|
|
#define NVIC_ACTIVE1_INT34 0x00000004 // Interrupt 34 active
|
| 492 |
|
|
#define NVIC_ACTIVE1_INT33 0x00000002 // Interrupt 33 active
|
| 493 |
|
|
#define NVIC_ACTIVE1_INT32 0x00000001 // Interrupt 32 active
|
| 494 |
|
|
|
| 495 |
|
|
//*****************************************************************************
|
| 496 |
|
|
//
|
| 497 |
|
|
// The following are defines for the bit fields in the NVIC_PRI0 register.
|
| 498 |
|
|
//
|
| 499 |
|
|
//*****************************************************************************
|
| 500 |
|
|
#define NVIC_PRI0_INT3_M 0xFF000000 // Interrupt 3 priority mask
|
| 501 |
|
|
#define NVIC_PRI0_INT2_M 0x00FF0000 // Interrupt 2 priority mask
|
| 502 |
|
|
#define NVIC_PRI0_INT1_M 0x0000FF00 // Interrupt 1 priority mask
|
| 503 |
|
|
#define NVIC_PRI0_INT0_M 0x000000FF // Interrupt 0 priority mask
|
| 504 |
|
|
#define NVIC_PRI0_INT3_S 24
|
| 505 |
|
|
#define NVIC_PRI0_INT2_S 16
|
| 506 |
|
|
#define NVIC_PRI0_INT1_S 8
|
| 507 |
|
|
#define NVIC_PRI0_INT0_S 0
|
| 508 |
|
|
|
| 509 |
|
|
//*****************************************************************************
|
| 510 |
|
|
//
|
| 511 |
|
|
// The following are defines for the bit fields in the NVIC_PRI1 register.
|
| 512 |
|
|
//
|
| 513 |
|
|
//*****************************************************************************
|
| 514 |
|
|
#define NVIC_PRI1_INT7_M 0xFF000000 // Interrupt 7 priority mask
|
| 515 |
|
|
#define NVIC_PRI1_INT6_M 0x00FF0000 // Interrupt 6 priority mask
|
| 516 |
|
|
#define NVIC_PRI1_INT5_M 0x0000FF00 // Interrupt 5 priority mask
|
| 517 |
|
|
#define NVIC_PRI1_INT4_M 0x000000FF // Interrupt 4 priority mask
|
| 518 |
|
|
#define NVIC_PRI1_INT7_S 24
|
| 519 |
|
|
#define NVIC_PRI1_INT6_S 16
|
| 520 |
|
|
#define NVIC_PRI1_INT5_S 8
|
| 521 |
|
|
#define NVIC_PRI1_INT4_S 0
|
| 522 |
|
|
|
| 523 |
|
|
//*****************************************************************************
|
| 524 |
|
|
//
|
| 525 |
|
|
// The following are defines for the bit fields in the NVIC_PRI2 register.
|
| 526 |
|
|
//
|
| 527 |
|
|
//*****************************************************************************
|
| 528 |
|
|
#define NVIC_PRI2_INT11_M 0xFF000000 // Interrupt 11 priority mask
|
| 529 |
|
|
#define NVIC_PRI2_INT10_M 0x00FF0000 // Interrupt 10 priority mask
|
| 530 |
|
|
#define NVIC_PRI2_INT9_M 0x0000FF00 // Interrupt 9 priority mask
|
| 531 |
|
|
#define NVIC_PRI2_INT8_M 0x000000FF // Interrupt 8 priority mask
|
| 532 |
|
|
#define NVIC_PRI2_INT11_S 24
|
| 533 |
|
|
#define NVIC_PRI2_INT10_S 16
|
| 534 |
|
|
#define NVIC_PRI2_INT9_S 8
|
| 535 |
|
|
#define NVIC_PRI2_INT8_S 0
|
| 536 |
|
|
|
| 537 |
|
|
//*****************************************************************************
|
| 538 |
|
|
//
|
| 539 |
|
|
// The following are defines for the bit fields in the NVIC_PRI3 register.
|
| 540 |
|
|
//
|
| 541 |
|
|
//*****************************************************************************
|
| 542 |
|
|
#define NVIC_PRI3_INT15_M 0xFF000000 // Interrupt 15 priority mask
|
| 543 |
|
|
#define NVIC_PRI3_INT14_M 0x00FF0000 // Interrupt 14 priority mask
|
| 544 |
|
|
#define NVIC_PRI3_INT13_M 0x0000FF00 // Interrupt 13 priority mask
|
| 545 |
|
|
#define NVIC_PRI3_INT12_M 0x000000FF // Interrupt 12 priority mask
|
| 546 |
|
|
#define NVIC_PRI3_INT15_S 24
|
| 547 |
|
|
#define NVIC_PRI3_INT14_S 16
|
| 548 |
|
|
#define NVIC_PRI3_INT13_S 8
|
| 549 |
|
|
#define NVIC_PRI3_INT12_S 0
|
| 550 |
|
|
|
| 551 |
|
|
//*****************************************************************************
|
| 552 |
|
|
//
|
| 553 |
|
|
// The following are defines for the bit fields in the NVIC_PRI4 register.
|
| 554 |
|
|
//
|
| 555 |
|
|
//*****************************************************************************
|
| 556 |
|
|
#define NVIC_PRI4_INT19_M 0xFF000000 // Interrupt 19 priority mask
|
| 557 |
|
|
#define NVIC_PRI4_INT18_M 0x00FF0000 // Interrupt 18 priority mask
|
| 558 |
|
|
#define NVIC_PRI4_INT17_M 0x0000FF00 // Interrupt 17 priority mask
|
| 559 |
|
|
#define NVIC_PRI4_INT16_M 0x000000FF // Interrupt 16 priority mask
|
| 560 |
|
|
#define NVIC_PRI4_INT19_S 24
|
| 561 |
|
|
#define NVIC_PRI4_INT18_S 16
|
| 562 |
|
|
#define NVIC_PRI4_INT17_S 8
|
| 563 |
|
|
#define NVIC_PRI4_INT16_S 0
|
| 564 |
|
|
|
| 565 |
|
|
//*****************************************************************************
|
| 566 |
|
|
//
|
| 567 |
|
|
// The following are defines for the bit fields in the NVIC_PRI5 register.
|
| 568 |
|
|
//
|
| 569 |
|
|
//*****************************************************************************
|
| 570 |
|
|
#define NVIC_PRI5_INT23_M 0xFF000000 // Interrupt 23 priority mask
|
| 571 |
|
|
#define NVIC_PRI5_INT22_M 0x00FF0000 // Interrupt 22 priority mask
|
| 572 |
|
|
#define NVIC_PRI5_INT21_M 0x0000FF00 // Interrupt 21 priority mask
|
| 573 |
|
|
#define NVIC_PRI5_INT20_M 0x000000FF // Interrupt 20 priority mask
|
| 574 |
|
|
#define NVIC_PRI5_INT23_S 24
|
| 575 |
|
|
#define NVIC_PRI5_INT22_S 16
|
| 576 |
|
|
#define NVIC_PRI5_INT21_S 8
|
| 577 |
|
|
#define NVIC_PRI5_INT20_S 0
|
| 578 |
|
|
|
| 579 |
|
|
//*****************************************************************************
|
| 580 |
|
|
//
|
| 581 |
|
|
// The following are defines for the bit fields in the NVIC_PRI6 register.
|
| 582 |
|
|
//
|
| 583 |
|
|
//*****************************************************************************
|
| 584 |
|
|
#define NVIC_PRI6_INT27_M 0xFF000000 // Interrupt 27 priority mask
|
| 585 |
|
|
#define NVIC_PRI6_INT26_M 0x00FF0000 // Interrupt 26 priority mask
|
| 586 |
|
|
#define NVIC_PRI6_INT25_M 0x0000FF00 // Interrupt 25 priority mask
|
| 587 |
|
|
#define NVIC_PRI6_INT24_M 0x000000FF // Interrupt 24 priority mask
|
| 588 |
|
|
#define NVIC_PRI6_INT27_S 24
|
| 589 |
|
|
#define NVIC_PRI6_INT26_S 16
|
| 590 |
|
|
#define NVIC_PRI6_INT25_S 8
|
| 591 |
|
|
#define NVIC_PRI6_INT24_S 0
|
| 592 |
|
|
|
| 593 |
|
|
//*****************************************************************************
|
| 594 |
|
|
//
|
| 595 |
|
|
// The following are defines for the bit fields in the NVIC_PRI7 register.
|
| 596 |
|
|
//
|
| 597 |
|
|
//*****************************************************************************
|
| 598 |
|
|
#define NVIC_PRI7_INT31_M 0xFF000000 // Interrupt 31 priority mask
|
| 599 |
|
|
#define NVIC_PRI7_INT30_M 0x00FF0000 // Interrupt 30 priority mask
|
| 600 |
|
|
#define NVIC_PRI7_INT29_M 0x0000FF00 // Interrupt 29 priority mask
|
| 601 |
|
|
#define NVIC_PRI7_INT28_M 0x000000FF // Interrupt 28 priority mask
|
| 602 |
|
|
#define NVIC_PRI7_INT31_S 24
|
| 603 |
|
|
#define NVIC_PRI7_INT30_S 16
|
| 604 |
|
|
#define NVIC_PRI7_INT29_S 8
|
| 605 |
|
|
#define NVIC_PRI7_INT28_S 0
|
| 606 |
|
|
|
| 607 |
|
|
//*****************************************************************************
|
| 608 |
|
|
//
|
| 609 |
|
|
// The following are defines for the bit fields in the NVIC_PRI8 register.
|
| 610 |
|
|
//
|
| 611 |
|
|
//*****************************************************************************
|
| 612 |
|
|
#define NVIC_PRI8_INT35_M 0xFF000000 // Interrupt 35 priority mask
|
| 613 |
|
|
#define NVIC_PRI8_INT34_M 0x00FF0000 // Interrupt 34 priority mask
|
| 614 |
|
|
#define NVIC_PRI8_INT33_M 0x0000FF00 // Interrupt 33 priority mask
|
| 615 |
|
|
#define NVIC_PRI8_INT32_M 0x000000FF // Interrupt 32 priority mask
|
| 616 |
|
|
#define NVIC_PRI8_INT35_S 24
|
| 617 |
|
|
#define NVIC_PRI8_INT34_S 16
|
| 618 |
|
|
#define NVIC_PRI8_INT33_S 8
|
| 619 |
|
|
#define NVIC_PRI8_INT32_S 0
|
| 620 |
|
|
|
| 621 |
|
|
//*****************************************************************************
|
| 622 |
|
|
//
|
| 623 |
|
|
// The following are defines for the bit fields in the NVIC_PRI9 register.
|
| 624 |
|
|
//
|
| 625 |
|
|
//*****************************************************************************
|
| 626 |
|
|
#define NVIC_PRI9_INT39_M 0xFF000000 // Interrupt 39 priority mask
|
| 627 |
|
|
#define NVIC_PRI9_INT38_M 0x00FF0000 // Interrupt 38 priority mask
|
| 628 |
|
|
#define NVIC_PRI9_INT37_M 0x0000FF00 // Interrupt 37 priority mask
|
| 629 |
|
|
#define NVIC_PRI9_INT36_M 0x000000FF // Interrupt 36 priority mask
|
| 630 |
|
|
#define NVIC_PRI9_INT39_S 24
|
| 631 |
|
|
#define NVIC_PRI9_INT38_S 16
|
| 632 |
|
|
#define NVIC_PRI9_INT37_S 8
|
| 633 |
|
|
#define NVIC_PRI9_INT36_S 0
|
| 634 |
|
|
|
| 635 |
|
|
//*****************************************************************************
|
| 636 |
|
|
//
|
| 637 |
|
|
// The following are defines for the bit fields in the NVIC_PRI10 register.
|
| 638 |
|
|
//
|
| 639 |
|
|
//*****************************************************************************
|
| 640 |
|
|
#define NVIC_PRI10_INT43_M 0xFF000000 // Interrupt 43 priority mask
|
| 641 |
|
|
#define NVIC_PRI10_INT42_M 0x00FF0000 // Interrupt 42 priority mask
|
| 642 |
|
|
#define NVIC_PRI10_INT41_M 0x0000FF00 // Interrupt 41 priority mask
|
| 643 |
|
|
#define NVIC_PRI10_INT40_M 0x000000FF // Interrupt 40 priority mask
|
| 644 |
|
|
#define NVIC_PRI10_INT43_S 24
|
| 645 |
|
|
#define NVIC_PRI10_INT42_S 16
|
| 646 |
|
|
#define NVIC_PRI10_INT41_S 8
|
| 647 |
|
|
#define NVIC_PRI10_INT40_S 0
|
| 648 |
|
|
|
| 649 |
|
|
//*****************************************************************************
|
| 650 |
|
|
//
|
| 651 |
|
|
// The following are defines for the bit fields in the NVIC_CPUID register.
|
| 652 |
|
|
//
|
| 653 |
|
|
//*****************************************************************************
|
| 654 |
|
|
#define NVIC_CPUID_IMP_M 0xFF000000 // Implementer
|
| 655 |
|
|
#define NVIC_CPUID_VAR_M 0x00F00000 // Variant
|
| 656 |
|
|
#define NVIC_CPUID_PARTNO_M 0x0000FFF0 // Processor part number
|
| 657 |
|
|
#define NVIC_CPUID_REV_M 0x0000000F // Revision
|
| 658 |
|
|
|
| 659 |
|
|
//*****************************************************************************
|
| 660 |
|
|
//
|
| 661 |
|
|
// The following are defines for the bit fields in the NVIC_INT_CTRL register.
|
| 662 |
|
|
//
|
| 663 |
|
|
//*****************************************************************************
|
| 664 |
|
|
#define NVIC_INT_CTRL_NMI_SET 0x80000000 // Pend a NMI
|
| 665 |
|
|
#define NVIC_INT_CTRL_PEND_SV 0x10000000 // Pend a PendSV
|
| 666 |
|
|
#define NVIC_INT_CTRL_UNPEND_SV 0x08000000 // Unpend a PendSV
|
| 667 |
|
|
#define NVIC_INT_CTRL_ISR_PRE 0x00800000 // Debug interrupt handling
|
| 668 |
|
|
#define NVIC_INT_CTRL_ISR_PEND 0x00400000 // Debug interrupt pending
|
| 669 |
|
|
#define NVIC_INT_CTRL_VEC_PEN_M 0x003FF000 // Highest pending exception
|
| 670 |
|
|
#define NVIC_INT_CTRL_RET_BASE 0x00000800 // Return to base
|
| 671 |
|
|
#define NVIC_INT_CTRL_VEC_ACT_M 0x000003FF // Current active exception
|
| 672 |
|
|
#define NVIC_INT_CTRL_VEC_PEN_S 12
|
| 673 |
|
|
#define NVIC_INT_CTRL_VEC_ACT_S 0
|
| 674 |
|
|
|
| 675 |
|
|
//*****************************************************************************
|
| 676 |
|
|
//
|
| 677 |
|
|
// The following are defines for the bit fields in the NVIC_VTABLE register.
|
| 678 |
|
|
//
|
| 679 |
|
|
//*****************************************************************************
|
| 680 |
|
|
#define NVIC_VTABLE_BASE 0x20000000 // Vector table base
|
| 681 |
|
|
#define NVIC_VTABLE_OFFSET_M 0x1FFFFF00 // Vector table offset
|
| 682 |
|
|
#define NVIC_VTABLE_OFFSET_S 8
|
| 683 |
|
|
|
| 684 |
|
|
//*****************************************************************************
|
| 685 |
|
|
//
|
| 686 |
|
|
// The following are defines for the bit fields in the NVIC_APINT register.
|
| 687 |
|
|
//
|
| 688 |
|
|
//*****************************************************************************
|
| 689 |
|
|
#define NVIC_APINT_VECTKEY_M 0xFFFF0000 // Vector key mask
|
| 690 |
|
|
#define NVIC_APINT_VECTKEY 0x05FA0000 // Vector key
|
| 691 |
|
|
#define NVIC_APINT_ENDIANESS 0x00008000 // Data endianess
|
| 692 |
|
|
#define NVIC_APINT_PRIGROUP_M 0x00000700 // Priority group
|
| 693 |
|
|
#define NVIC_APINT_PRIGROUP_0_8 0x00000700 // Priority group 0.8 split
|
| 694 |
|
|
#define NVIC_APINT_PRIGROUP_1_7 0x00000600 // Priority group 1.7 split
|
| 695 |
|
|
#define NVIC_APINT_PRIGROUP_2_6 0x00000500 // Priority group 2.6 split
|
| 696 |
|
|
#define NVIC_APINT_PRIGROUP_3_5 0x00000400 // Priority group 3.5 split
|
| 697 |
|
|
#define NVIC_APINT_PRIGROUP_4_4 0x00000300 // Priority group 4.4 split
|
| 698 |
|
|
#define NVIC_APINT_PRIGROUP_5_3 0x00000200 // Priority group 5.3 split
|
| 699 |
|
|
#define NVIC_APINT_PRIGROUP_6_2 0x00000100 // Priority group 6.2 split
|
| 700 |
|
|
#define NVIC_APINT_SYSRESETREQ 0x00000004 // System reset request
|
| 701 |
|
|
#define NVIC_APINT_VECT_CLR_ACT 0x00000002 // Clear active NMI/fault info
|
| 702 |
|
|
#define NVIC_APINT_VECT_RESET 0x00000001 // System reset
|
| 703 |
|
|
#define NVIC_APINT_PRIGROUP_7_1 0x00000000 // Priority group 7.1 split
|
| 704 |
|
|
|
| 705 |
|
|
//*****************************************************************************
|
| 706 |
|
|
//
|
| 707 |
|
|
// The following are defines for the bit fields in the NVIC_SYS_CTRL register.
|
| 708 |
|
|
//
|
| 709 |
|
|
//*****************************************************************************
|
| 710 |
|
|
#define NVIC_SYS_CTRL_SEVONPEND 0x00000010 // Wakeup on pend
|
| 711 |
|
|
#define NVIC_SYS_CTRL_SLEEPDEEP 0x00000004 // Deep sleep enable
|
| 712 |
|
|
#define NVIC_SYS_CTRL_SLEEPEXIT 0x00000002 // Sleep on ISR exit
|
| 713 |
|
|
|
| 714 |
|
|
//*****************************************************************************
|
| 715 |
|
|
//
|
| 716 |
|
|
// The following are defines for the bit fields in the NVIC_CFG_CTRL register.
|
| 717 |
|
|
//
|
| 718 |
|
|
//*****************************************************************************
|
| 719 |
|
|
#define NVIC_CFG_CTRL_BFHFNMIGN 0x00000100 // Ignore bus fault in NMI/fault
|
| 720 |
|
|
#define NVIC_CFG_CTRL_DIV0 0x00000010 // Trap on divide by 0
|
| 721 |
|
|
#define NVIC_CFG_CTRL_UNALIGNED 0x00000008 // Trap on unaligned access
|
| 722 |
|
|
#define NVIC_CFG_CTRL_DEEP_PEND 0x00000004 // Allow deep interrupt trigger
|
| 723 |
|
|
#define NVIC_CFG_CTRL_MAIN_PEND 0x00000002 // Allow main interrupt trigger
|
| 724 |
|
|
#define NVIC_CFG_CTRL_BASE_THR 0x00000001 // Thread state control
|
| 725 |
|
|
|
| 726 |
|
|
//*****************************************************************************
|
| 727 |
|
|
//
|
| 728 |
|
|
// The following are defines for the bit fields in the NVIC_SYS_PRI1 register.
|
| 729 |
|
|
//
|
| 730 |
|
|
//*****************************************************************************
|
| 731 |
|
|
#define NVIC_SYS_PRI1_RES_M 0xFF000000 // Priority of reserved handler
|
| 732 |
|
|
#define NVIC_SYS_PRI1_USAGE_M 0x00FF0000 // Priority of usage fault handler
|
| 733 |
|
|
#define NVIC_SYS_PRI1_BUS_M 0x0000FF00 // Priority of bus fault handler
|
| 734 |
|
|
#define NVIC_SYS_PRI1_MEM_M 0x000000FF // Priority of mem manage handler
|
| 735 |
|
|
#define NVIC_SYS_PRI1_USAGE_S 16
|
| 736 |
|
|
#define NVIC_SYS_PRI1_BUS_S 8
|
| 737 |
|
|
#define NVIC_SYS_PRI1_MEM_S 0
|
| 738 |
|
|
|
| 739 |
|
|
//*****************************************************************************
|
| 740 |
|
|
//
|
| 741 |
|
|
// The following are defines for the bit fields in the NVIC_SYS_PRI2 register.
|
| 742 |
|
|
//
|
| 743 |
|
|
//*****************************************************************************
|
| 744 |
|
|
#define NVIC_SYS_PRI2_SVC_M 0xFF000000 // Priority of SVCall handler
|
| 745 |
|
|
#define NVIC_SYS_PRI2_RES_M 0x00FFFFFF // Priority of reserved handlers
|
| 746 |
|
|
#define NVIC_SYS_PRI2_SVC_S 24
|
| 747 |
|
|
|
| 748 |
|
|
//*****************************************************************************
|
| 749 |
|
|
//
|
| 750 |
|
|
// The following are defines for the bit fields in the NVIC_SYS_PRI3 register.
|
| 751 |
|
|
//
|
| 752 |
|
|
//*****************************************************************************
|
| 753 |
|
|
#define NVIC_SYS_PRI3_TICK_M 0xFF000000 // Priority of Sys Tick handler
|
| 754 |
|
|
#define NVIC_SYS_PRI3_PENDSV_M 0x00FF0000 // Priority of PendSV handler
|
| 755 |
|
|
#define NVIC_SYS_PRI3_RES_M 0x0000FF00 // Priority of reserved handler
|
| 756 |
|
|
#define NVIC_SYS_PRI3_DEBUG_M 0x000000FF // Priority of debug handler
|
| 757 |
|
|
#define NVIC_SYS_PRI3_TICK_S 24
|
| 758 |
|
|
#define NVIC_SYS_PRI3_PENDSV_S 16
|
| 759 |
|
|
#define NVIC_SYS_PRI3_DEBUG_S 0
|
| 760 |
|
|
|
| 761 |
|
|
//*****************************************************************************
|
| 762 |
|
|
//
|
| 763 |
|
|
// The following are defines for the bit fields in the NVIC_SYS_HND_CTRL
|
| 764 |
|
|
// register.
|
| 765 |
|
|
//
|
| 766 |
|
|
//*****************************************************************************
|
| 767 |
|
|
#define NVIC_SYS_HND_CTRL_USAGE 0x00040000 // Usage fault enable
|
| 768 |
|
|
#define NVIC_SYS_HND_CTRL_BUS 0x00020000 // Bus fault enable
|
| 769 |
|
|
#define NVIC_SYS_HND_CTRL_MEM 0x00010000 // Mem manage fault enable
|
| 770 |
|
|
#define NVIC_SYS_HND_CTRL_SVC 0x00008000 // SVCall is pended
|
| 771 |
|
|
#define NVIC_SYS_HND_CTRL_BUSP 0x00004000 // Bus fault is pended
|
| 772 |
|
|
#define NVIC_SYS_HND_CTRL_TICK 0x00000800 // Sys tick is active
|
| 773 |
|
|
#define NVIC_SYS_HND_CTRL_PNDSV 0x00000400 // PendSV is active
|
| 774 |
|
|
#define NVIC_SYS_HND_CTRL_MON 0x00000100 // Monitor is active
|
| 775 |
|
|
#define NVIC_SYS_HND_CTRL_SVCA 0x00000080 // SVCall is active
|
| 776 |
|
|
#define NVIC_SYS_HND_CTRL_USGA 0x00000008 // Usage fault is active
|
| 777 |
|
|
#define NVIC_SYS_HND_CTRL_BUSA 0x00000002 // Bus fault is active
|
| 778 |
|
|
#define NVIC_SYS_HND_CTRL_MEMA 0x00000001 // Mem manage is active
|
| 779 |
|
|
|
| 780 |
|
|
//*****************************************************************************
|
| 781 |
|
|
//
|
| 782 |
|
|
// The following are defines for the bit fields in the NVIC_FAULT_STAT
|
| 783 |
|
|
// register.
|
| 784 |
|
|
//
|
| 785 |
|
|
//*****************************************************************************
|
| 786 |
|
|
#define NVIC_FAULT_STAT_DIV0 0x02000000 // Divide by zero fault
|
| 787 |
|
|
#define NVIC_FAULT_STAT_UNALIGN 0x01000000 // Unaligned access fault
|
| 788 |
|
|
#define NVIC_FAULT_STAT_NOCP 0x00080000 // No coprocessor fault
|
| 789 |
|
|
#define NVIC_FAULT_STAT_INVPC 0x00040000 // Invalid PC fault
|
| 790 |
|
|
#define NVIC_FAULT_STAT_INVSTAT 0x00020000 // Invalid state fault
|
| 791 |
|
|
#define NVIC_FAULT_STAT_UNDEF 0x00010000 // Undefined instruction fault
|
| 792 |
|
|
#define NVIC_FAULT_STAT_BFARV 0x00008000 // BFAR is valid
|
| 793 |
|
|
#define NVIC_FAULT_STAT_BSTKE 0x00001000 // Stack bus fault
|
| 794 |
|
|
#define NVIC_FAULT_STAT_BUSTKE 0x00000800 // Unstack bus fault
|
| 795 |
|
|
#define NVIC_FAULT_STAT_IMPRE 0x00000400 // Imprecise data bus error
|
| 796 |
|
|
#define NVIC_FAULT_STAT_PRECISE 0x00000200 // Precise data bus error
|
| 797 |
|
|
#define NVIC_FAULT_STAT_IBUS 0x00000100 // Instruction bus fault
|
| 798 |
|
|
#define NVIC_FAULT_STAT_MMARV 0x00000080 // MMAR is valid
|
| 799 |
|
|
#define NVIC_FAULT_STAT_MSTKE 0x00000010 // Stack access violation
|
| 800 |
|
|
#define NVIC_FAULT_STAT_MUSTKE 0x00000008 // Unstack access violation
|
| 801 |
|
|
#define NVIC_FAULT_STAT_DERR 0x00000002 // Data access violation
|
| 802 |
|
|
#define NVIC_FAULT_STAT_IERR 0x00000001 // Instruction access violation
|
| 803 |
|
|
|
| 804 |
|
|
//*****************************************************************************
|
| 805 |
|
|
//
|
| 806 |
|
|
// The following are defines for the bit fields in the NVIC_HFAULT_STAT
|
| 807 |
|
|
// register.
|
| 808 |
|
|
//
|
| 809 |
|
|
//*****************************************************************************
|
| 810 |
|
|
#define NVIC_HFAULT_STAT_DBG 0x80000000 // Debug event
|
| 811 |
|
|
#define NVIC_HFAULT_STAT_FORCED 0x40000000 // Cannot execute fault handler
|
| 812 |
|
|
#define NVIC_HFAULT_STAT_VECT 0x00000002 // Vector table read fault
|
| 813 |
|
|
|
| 814 |
|
|
//*****************************************************************************
|
| 815 |
|
|
//
|
| 816 |
|
|
// The following are defines for the bit fields in the NVIC_DEBUG_STAT
|
| 817 |
|
|
// register.
|
| 818 |
|
|
//
|
| 819 |
|
|
//*****************************************************************************
|
| 820 |
|
|
#define NVIC_DEBUG_STAT_EXTRNL 0x00000010 // EDBGRQ asserted
|
| 821 |
|
|
#define NVIC_DEBUG_STAT_VCATCH 0x00000008 // Vector catch
|
| 822 |
|
|
#define NVIC_DEBUG_STAT_DWTTRAP 0x00000004 // DWT match
|
| 823 |
|
|
#define NVIC_DEBUG_STAT_BKPT 0x00000002 // Breakpoint instruction
|
| 824 |
|
|
#define NVIC_DEBUG_STAT_HALTED 0x00000001 // Halt request
|
| 825 |
|
|
|
| 826 |
|
|
//*****************************************************************************
|
| 827 |
|
|
//
|
| 828 |
|
|
// The following are defines for the bit fields in the NVIC_MM_ADDR register.
|
| 829 |
|
|
//
|
| 830 |
|
|
//*****************************************************************************
|
| 831 |
|
|
#define NVIC_MM_ADDR_M 0xFFFFFFFF // Data fault address
|
| 832 |
|
|
#define NVIC_MM_ADDR_S 0
|
| 833 |
|
|
|
| 834 |
|
|
//*****************************************************************************
|
| 835 |
|
|
//
|
| 836 |
|
|
// The following are defines for the bit fields in the NVIC_FAULT_ADDR
|
| 837 |
|
|
// register.
|
| 838 |
|
|
//
|
| 839 |
|
|
//*****************************************************************************
|
| 840 |
|
|
#define NVIC_FAULT_ADDR_M 0xFFFFFFFF // Data bus fault address
|
| 841 |
|
|
#define NVIC_FAULT_ADDR_S 0
|
| 842 |
|
|
|
| 843 |
|
|
//*****************************************************************************
|
| 844 |
|
|
//
|
| 845 |
|
|
// The following are defines for the bit fields in the NVIC_MPU_TYPE register.
|
| 846 |
|
|
//
|
| 847 |
|
|
//*****************************************************************************
|
| 848 |
|
|
#define NVIC_MPU_TYPE_IREGION_M 0x00FF0000 // Number of I regions
|
| 849 |
|
|
#define NVIC_MPU_TYPE_DREGION_M 0x0000FF00 // Number of D regions
|
| 850 |
|
|
#define NVIC_MPU_TYPE_SEPARATE 0x00000001 // Separate or unified MPU
|
| 851 |
|
|
#define NVIC_MPU_TYPE_IREGION_S 16
|
| 852 |
|
|
#define NVIC_MPU_TYPE_DREGION_S 8
|
| 853 |
|
|
|
| 854 |
|
|
//*****************************************************************************
|
| 855 |
|
|
//
|
| 856 |
|
|
// The following are defines for the bit fields in the NVIC_MPU_CTRL register.
|
| 857 |
|
|
//
|
| 858 |
|
|
//*****************************************************************************
|
| 859 |
|
|
#define NVIC_MPU_CTRL_PRIVDEFEN 0x00000004 // MPU default region in priv mode
|
| 860 |
|
|
#define NVIC_MPU_CTRL_HFNMIENA 0x00000002 // MPU enabled during faults
|
| 861 |
|
|
#define NVIC_MPU_CTRL_ENABLE 0x00000001 // MPU enable
|
| 862 |
|
|
|
| 863 |
|
|
//*****************************************************************************
|
| 864 |
|
|
//
|
| 865 |
|
|
// The following are defines for the bit fields in the NVIC_MPU_NUMBER
|
| 866 |
|
|
// register.
|
| 867 |
|
|
//
|
| 868 |
|
|
//*****************************************************************************
|
| 869 |
|
|
#define NVIC_MPU_NUMBER_M 0x000000FF // MPU region to access
|
| 870 |
|
|
#define NVIC_MPU_NUMBER_S 0
|
| 871 |
|
|
|
| 872 |
|
|
//*****************************************************************************
|
| 873 |
|
|
//
|
| 874 |
|
|
// The following are defines for the bit fields in the NVIC_MPU_BASE register.
|
| 875 |
|
|
//
|
| 876 |
|
|
//*****************************************************************************
|
| 877 |
|
|
#define NVIC_MPU_BASE_ADDR_M 0xFFFFFFE0 // Base address mask
|
| 878 |
|
|
#define NVIC_MPU_BASE_VALID 0x00000010 // Region number valid
|
| 879 |
|
|
#define NVIC_MPU_BASE_REGION_M 0x0000000F // Region number
|
| 880 |
|
|
#define NVIC_MPU_BASE_ADDR_S 8
|
| 881 |
|
|
#define NVIC_MPU_BASE_REGION_S 0
|
| 882 |
|
|
|
| 883 |
|
|
//*****************************************************************************
|
| 884 |
|
|
//
|
| 885 |
|
|
// The following are defines for the bit fields in the NVIC_MPU_ATTR register.
|
| 886 |
|
|
//
|
| 887 |
|
|
//*****************************************************************************
|
| 888 |
|
|
#define NVIC_MPU_ATTR_M 0xFFFF0000 // Attributes
|
| 889 |
|
|
#define NVIC_MPU_ATTR_AP_NO_NO 0x00000000 // prv: no access, usr: no access
|
| 890 |
|
|
#define NVIC_MPU_ATTR_BUFFRABLE 0x00010000 // Bufferable
|
| 891 |
|
|
#define NVIC_MPU_ATTR_CACHEABLE 0x00020000 // Cacheable
|
| 892 |
|
|
#define NVIC_MPU_ATTR_SHAREABLE 0x00040000 // Shareable
|
| 893 |
|
|
#define NVIC_MPU_ATTR_TEX_M 0x00380000 // Type extension mask
|
| 894 |
|
|
#define NVIC_MPU_ATTR_AP_RW_NO 0x01000000 // prv: rw, usr: none
|
| 895 |
|
|
#define NVIC_MPU_ATTR_AP_RW_RO 0x02000000 // prv: rw, usr: read-only
|
| 896 |
|
|
#define NVIC_MPU_ATTR_AP_RW_RW 0x03000000 // prv: rw, usr: rw
|
| 897 |
|
|
#define NVIC_MPU_ATTR_AP_RO_NO 0x05000000 // prv: ro, usr: none
|
| 898 |
|
|
#define NVIC_MPU_ATTR_AP_RO_RO 0x06000000 // prv: ro, usr: ro
|
| 899 |
|
|
#define NVIC_MPU_ATTR_AP_M 0x07000000 // Access permissions mask
|
| 900 |
|
|
#define NVIC_MPU_ATTR_XN 0x10000000 // Execute disable
|
| 901 |
|
|
#define NVIC_MPU_ATTR_SRD_M 0x0000FF00 // Sub-region disable mask
|
| 902 |
|
|
#define NVIC_MPU_ATTR_SRD_0 0x00000100 // Sub-region 0 disable
|
| 903 |
|
|
#define NVIC_MPU_ATTR_SRD_1 0x00000200 // Sub-region 1 disable
|
| 904 |
|
|
#define NVIC_MPU_ATTR_SRD_2 0x00000400 // Sub-region 2 disable
|
| 905 |
|
|
#define NVIC_MPU_ATTR_SRD_3 0x00000800 // Sub-region 3 disable
|
| 906 |
|
|
#define NVIC_MPU_ATTR_SRD_4 0x00001000 // Sub-region 4 disable
|
| 907 |
|
|
#define NVIC_MPU_ATTR_SRD_5 0x00002000 // Sub-region 5 disable
|
| 908 |
|
|
#define NVIC_MPU_ATTR_SRD_6 0x00004000 // Sub-region 6 disable
|
| 909 |
|
|
#define NVIC_MPU_ATTR_SRD_7 0x00008000 // Sub-region 7 disable
|
| 910 |
|
|
#define NVIC_MPU_ATTR_SIZE_M 0x0000003E // Region size mask
|
| 911 |
|
|
#define NVIC_MPU_ATTR_SIZE_32B 0x00000008 // Region size 32 bytes
|
| 912 |
|
|
#define NVIC_MPU_ATTR_SIZE_64B 0x0000000A // Region size 64 bytes
|
| 913 |
|
|
#define NVIC_MPU_ATTR_SIZE_128B 0x0000000C // Region size 128 bytes
|
| 914 |
|
|
#define NVIC_MPU_ATTR_SIZE_256B 0x0000000E // Region size 256 bytes
|
| 915 |
|
|
#define NVIC_MPU_ATTR_SIZE_512B 0x00000010 // Region size 512 bytes
|
| 916 |
|
|
#define NVIC_MPU_ATTR_SIZE_1K 0x00000012 // Region size 1 Kbytes
|
| 917 |
|
|
#define NVIC_MPU_ATTR_SIZE_2K 0x00000014 // Region size 2 Kbytes
|
| 918 |
|
|
#define NVIC_MPU_ATTR_SIZE_4K 0x00000016 // Region size 4 Kbytes
|
| 919 |
|
|
#define NVIC_MPU_ATTR_SIZE_8K 0x00000018 // Region size 8 Kbytes
|
| 920 |
|
|
#define NVIC_MPU_ATTR_SIZE_16K 0x0000001A // Region size 16 Kbytes
|
| 921 |
|
|
#define NVIC_MPU_ATTR_SIZE_32K 0x0000001C // Region size 32 Kbytes
|
| 922 |
|
|
#define NVIC_MPU_ATTR_SIZE_64K 0x0000001E // Region size 64 Kbytes
|
| 923 |
|
|
#define NVIC_MPU_ATTR_SIZE_128K 0x00000020 // Region size 128 Kbytes
|
| 924 |
|
|
#define NVIC_MPU_ATTR_SIZE_256K 0x00000022 // Region size 256 Kbytes
|
| 925 |
|
|
#define NVIC_MPU_ATTR_SIZE_512K 0x00000024 // Region size 512 Kbytes
|
| 926 |
|
|
#define NVIC_MPU_ATTR_SIZE_1M 0x00000026 // Region size 1 Mbytes
|
| 927 |
|
|
#define NVIC_MPU_ATTR_SIZE_2M 0x00000028 // Region size 2 Mbytes
|
| 928 |
|
|
#define NVIC_MPU_ATTR_SIZE_4M 0x0000002A // Region size 4 Mbytes
|
| 929 |
|
|
#define NVIC_MPU_ATTR_SIZE_8M 0x0000002C // Region size 8 Mbytes
|
| 930 |
|
|
#define NVIC_MPU_ATTR_SIZE_16M 0x0000002E // Region size 16 Mbytes
|
| 931 |
|
|
#define NVIC_MPU_ATTR_SIZE_32M 0x00000030 // Region size 32 Mbytes
|
| 932 |
|
|
#define NVIC_MPU_ATTR_SIZE_64M 0x00000032 // Region size 64 Mbytes
|
| 933 |
|
|
#define NVIC_MPU_ATTR_SIZE_128M 0x00000034 // Region size 128 Mbytes
|
| 934 |
|
|
#define NVIC_MPU_ATTR_SIZE_256M 0x00000036 // Region size 256 Mbytes
|
| 935 |
|
|
#define NVIC_MPU_ATTR_SIZE_512M 0x00000038 // Region size 512 Mbytes
|
| 936 |
|
|
#define NVIC_MPU_ATTR_SIZE_1G 0x0000003A // Region size 1 Gbytes
|
| 937 |
|
|
#define NVIC_MPU_ATTR_SIZE_2G 0x0000003C // Region size 2 Gbytes
|
| 938 |
|
|
#define NVIC_MPU_ATTR_SIZE_4G 0x0000003E // Region size 4 Gbytes
|
| 939 |
|
|
#define NVIC_MPU_ATTR_ENABLE 0x00000001 // Region enable
|
| 940 |
|
|
|
| 941 |
|
|
//*****************************************************************************
|
| 942 |
|
|
//
|
| 943 |
|
|
// The following are defines for the bit fields in the NVIC_DBG_CTRL register.
|
| 944 |
|
|
//
|
| 945 |
|
|
//*****************************************************************************
|
| 946 |
|
|
#define NVIC_DBG_CTRL_DBGKEY_M 0xFFFF0000 // Debug key mask
|
| 947 |
|
|
#define NVIC_DBG_CTRL_DBGKEY 0xA05F0000 // Debug key
|
| 948 |
|
|
#define NVIC_DBG_CTRL_MON_PEND 0x00008000 // Pend the monitor
|
| 949 |
|
|
#define NVIC_DBG_CTRL_MON_REQ 0x00004000 // Monitor request
|
| 950 |
|
|
#define NVIC_DBG_CTRL_MON_EN 0x00002000 // Debug monitor enable
|
| 951 |
|
|
#define NVIC_DBG_CTRL_MONSTEP 0x00001000 // Monitor step the core
|
| 952 |
|
|
#define NVIC_DBG_CTRL_S_SLEEP 0x00000400 // Core is sleeping
|
| 953 |
|
|
#define NVIC_DBG_CTRL_S_HALT 0x00000200 // Core status on halt
|
| 954 |
|
|
#define NVIC_DBG_CTRL_S_REGRDY 0x00000100 // Register read/write available
|
| 955 |
|
|
#define NVIC_DBG_CTRL_S_LOCKUP 0x00000080 // Core is locked up
|
| 956 |
|
|
#define NVIC_DBG_CTRL_C_RESET 0x00000010 // Reset the core
|
| 957 |
|
|
#define NVIC_DBG_CTRL_C_MASKINT 0x00000008 // Mask interrupts when stepping
|
| 958 |
|
|
#define NVIC_DBG_CTRL_C_STEP 0x00000004 // Step the core
|
| 959 |
|
|
#define NVIC_DBG_CTRL_C_HALT 0x00000002 // Halt the core
|
| 960 |
|
|
#define NVIC_DBG_CTRL_C_DEBUGEN 0x00000001 // Enable debug
|
| 961 |
|
|
|
| 962 |
|
|
//*****************************************************************************
|
| 963 |
|
|
//
|
| 964 |
|
|
// The following are defines for the bit fields in the NVIC_DBG_XFER register.
|
| 965 |
|
|
//
|
| 966 |
|
|
//*****************************************************************************
|
| 967 |
|
|
#define NVIC_DBG_XFER_REG_WNR 0x00010000 // Write or not read
|
| 968 |
|
|
#define NVIC_DBG_XFER_REG_SEL_M 0x0000001F // Register
|
| 969 |
|
|
#define NVIC_DBG_XFER_REG_CFBP 0x00000014 // Control/Fault/BasePri/PriMask
|
| 970 |
|
|
#define NVIC_DBG_XFER_REG_DSP 0x00000013 // Deep SP
|
| 971 |
|
|
#define NVIC_DBG_XFER_REG_PSP 0x00000012 // Process SP
|
| 972 |
|
|
#define NVIC_DBG_XFER_REG_MSP 0x00000011 // Main SP
|
| 973 |
|
|
#define NVIC_DBG_XFER_REG_FLAGS 0x00000010 // xPSR/Flags register
|
| 974 |
|
|
#define NVIC_DBG_XFER_REG_R15 0x0000000F // Register R15
|
| 975 |
|
|
#define NVIC_DBG_XFER_REG_R14 0x0000000E // Register R14
|
| 976 |
|
|
#define NVIC_DBG_XFER_REG_R13 0x0000000D // Register R13
|
| 977 |
|
|
#define NVIC_DBG_XFER_REG_R12 0x0000000C // Register R12
|
| 978 |
|
|
#define NVIC_DBG_XFER_REG_R11 0x0000000B // Register R11
|
| 979 |
|
|
#define NVIC_DBG_XFER_REG_R10 0x0000000A // Register R10
|
| 980 |
|
|
#define NVIC_DBG_XFER_REG_R9 0x00000009 // Register R9
|
| 981 |
|
|
#define NVIC_DBG_XFER_REG_R8 0x00000008 // Register R8
|
| 982 |
|
|
#define NVIC_DBG_XFER_REG_R7 0x00000007 // Register R7
|
| 983 |
|
|
#define NVIC_DBG_XFER_REG_R6 0x00000006 // Register R6
|
| 984 |
|
|
#define NVIC_DBG_XFER_REG_R5 0x00000005 // Register R5
|
| 985 |
|
|
#define NVIC_DBG_XFER_REG_R4 0x00000004 // Register R4
|
| 986 |
|
|
#define NVIC_DBG_XFER_REG_R3 0x00000003 // Register R3
|
| 987 |
|
|
#define NVIC_DBG_XFER_REG_R2 0x00000002 // Register R2
|
| 988 |
|
|
#define NVIC_DBG_XFER_REG_R1 0x00000001 // Register R1
|
| 989 |
|
|
#define NVIC_DBG_XFER_REG_R0 0x00000000 // Register R0
|
| 990 |
|
|
|
| 991 |
|
|
//*****************************************************************************
|
| 992 |
|
|
//
|
| 993 |
|
|
// The following are defines for the bit fields in the NVIC_DBG_DATA register.
|
| 994 |
|
|
//
|
| 995 |
|
|
//*****************************************************************************
|
| 996 |
|
|
#define NVIC_DBG_DATA_M 0xFFFFFFFF // Data temporary cache
|
| 997 |
|
|
#define NVIC_DBG_DATA_S 0
|
| 998 |
|
|
|
| 999 |
|
|
//*****************************************************************************
|
| 1000 |
|
|
//
|
| 1001 |
|
|
// The following are defines for the bit fields in the NVIC_DBG_INT register.
|
| 1002 |
|
|
//
|
| 1003 |
|
|
//*****************************************************************************
|
| 1004 |
|
|
#define NVIC_DBG_INT_HARDERR 0x00000400 // Debug trap on hard fault
|
| 1005 |
|
|
#define NVIC_DBG_INT_INTERR 0x00000200 // Debug trap on interrupt errors
|
| 1006 |
|
|
#define NVIC_DBG_INT_BUSERR 0x00000100 // Debug trap on bus error
|
| 1007 |
|
|
#define NVIC_DBG_INT_STATERR 0x00000080 // Debug trap on usage fault state
|
| 1008 |
|
|
#define NVIC_DBG_INT_CHKERR 0x00000040 // Debug trap on usage fault check
|
| 1009 |
|
|
#define NVIC_DBG_INT_NOCPERR 0x00000020 // Debug trap on coprocessor error
|
| 1010 |
|
|
#define NVIC_DBG_INT_MMERR 0x00000010 // Debug trap on mem manage fault
|
| 1011 |
|
|
#define NVIC_DBG_INT_RESET 0x00000008 // Core reset status
|
| 1012 |
|
|
#define NVIC_DBG_INT_RSTPENDCLR 0x00000004 // Clear pending core reset
|
| 1013 |
|
|
#define NVIC_DBG_INT_RSTPENDING 0x00000002 // Core reset is pending
|
| 1014 |
|
|
#define NVIC_DBG_INT_RSTVCATCH 0x00000001 // Reset vector catch
|
| 1015 |
|
|
|
| 1016 |
|
|
//*****************************************************************************
|
| 1017 |
|
|
//
|
| 1018 |
|
|
// The following are defines for the bit fields in the NVIC_SW_TRIG register.
|
| 1019 |
|
|
//
|
| 1020 |
|
|
//*****************************************************************************
|
| 1021 |
|
|
#define NVIC_SW_TRIG_INTID_M 0x000003FF // Interrupt to trigger
|
| 1022 |
|
|
#define NVIC_SW_TRIG_INTID_S 0
|
| 1023 |
|
|
|
| 1024 |
|
|
#endif // __HW_NVIC_H__
|