1 |
584 |
jeremybenn |
############################################################################
|
2 |
|
|
## This system.ucf file is generated by Base System Builder based on the
|
3 |
|
|
## settings in the selected Xilinx Board Definition file. Please add other
|
4 |
|
|
## user constraints to this file based on customer design specifications.
|
5 |
|
|
############################################################################
|
6 |
|
|
|
7 |
|
|
Net sys_clk_pin LOC=AE14;
|
8 |
|
|
Net sys_clk_pin IOSTANDARD = LVCMOS33;
|
9 |
|
|
Net sys_rst_pin LOC=D6;
|
10 |
|
|
Net sys_rst_pin PULLUP;
|
11 |
|
|
## System level constraints
|
12 |
|
|
Net sys_clk_pin TNM_NET = sys_clk_pin;
|
13 |
|
|
TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 10000 ps;
|
14 |
|
|
Net sys_rst_pin TIG;
|
15 |
|
|
|
16 |
|
|
## FPGA pin constraints
|
17 |
|
|
Net fpga_0_RS232_Uart_RX_pin LOC=W2;
|
18 |
|
|
Net fpga_0_RS232_Uart_RX_pin IOSTANDARD = LVCMOS33;
|
19 |
|
|
Net fpga_0_RS232_Uart_TX_pin LOC=W1;
|
20 |
|
|
Net fpga_0_RS232_Uart_TX_pin IOSTANDARD = LVCMOS33;
|
21 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> LOC=G5;
|
22 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;
|
23 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> PULLUP;
|
24 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> SLEW = SLOW;
|
25 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> DRIVE = 2;
|
26 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> TIG;
|
27 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> LOC=G6;
|
28 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;
|
29 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> PULLUP;
|
30 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> SLEW = SLOW;
|
31 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> DRIVE = 2;
|
32 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> TIG;
|
33 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> LOC=A11;
|
34 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;
|
35 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> PULLUP;
|
36 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> SLEW = SLOW;
|
37 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> DRIVE = 2;
|
38 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> TIG;
|
39 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> LOC=A12;
|
40 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;
|
41 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> PULLUP;
|
42 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> SLEW = SLOW;
|
43 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> DRIVE = 2;
|
44 |
|
|
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> TIG;
|
45 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> LOC=C6;
|
46 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;
|
47 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> PULLUP;
|
48 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> SLEW = SLOW;
|
49 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> DRIVE = 2;
|
50 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> TIG;
|
51 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> LOC=F9;
|
52 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;
|
53 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> PULLUP;
|
54 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> SLEW = SLOW;
|
55 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> DRIVE = 2;
|
56 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> TIG;
|
57 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> LOC=A5;
|
58 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;
|
59 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> PULLUP;
|
60 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> SLEW = SLOW;
|
61 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> DRIVE = 2;
|
62 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> TIG;
|
63 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> LOC=E10;
|
64 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;
|
65 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> PULLUP;
|
66 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> SLEW = SLOW;
|
67 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> DRIVE = 2;
|
68 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> TIG;
|
69 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> LOC=E2;
|
70 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> IOSTANDARD = LVCMOS25;
|
71 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> PULLUP;
|
72 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> SLEW = SLOW;
|
73 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> DRIVE = 2;
|
74 |
|
|
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> TIG;
|