OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [freertos-6.1.1/] [Demo/] [PPC405_FPU_Xilinx_Virtex4_GCC/] [data/] [system.ucf] - Blame information for rev 620

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 586 jeremybenn
############################################################################
2
## This system.ucf file is generated by Base System Builder based on the
3
## settings in the selected Xilinx Board Definition file. Please add other
4
## user constraints to this file based on customer design specifications.
5
############################################################################
6
 
7
Net sys_clk_pin LOC=AE14;
8
Net sys_clk_pin IOSTANDARD = LVCMOS33;
9
Net sys_rst_pin LOC=D6;
10
Net sys_rst_pin PULLUP;
11
## System level constraints
12
Net sys_clk_pin TNM_NET = sys_clk_pin;
13
TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 10000 ps;
14
Net sys_rst_pin TIG;
15
NET "ppc_reset_bus_Chip_Reset_Req" TPTHRU = "RST_GRP";
16
NET "ppc_reset_bus_Core_Reset_Req" TPTHRU = "RST_GRP";
17
NET "ppc_reset_bus_System_Reset_Req" TPTHRU = "RST_GRP";
18
TIMESPEC "TS_RST1" = FROM CPUS THRU RST_GRP TO FFS  TIG;
19
Net fpga_0_SRAM_CLOCK LOC=AF7;
20
Net fpga_0_SRAM_CLOCK SLEW = FAST;
21
Net fpga_0_SRAM_CLOCK IOSTANDARD = LVCMOS33;
22
Net fpga_0_SRAM_CLOCK DRIVE = 16;
23
 
24
## IO Devices constraints
25
 
26
#### Module RS232_Uart constraints
27
 
28
Net fpga_0_RS232_Uart_RX_pin LOC=W2;
29
Net fpga_0_RS232_Uart_RX_pin IOSTANDARD = LVCMOS33;
30
Net fpga_0_RS232_Uart_TX_pin LOC=W1;
31
Net fpga_0_RS232_Uart_TX_pin IOSTANDARD = LVCMOS33;
32
 
33
#### Module LEDs_4Bit constraints
34
 
35
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> LOC=G5;
36
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;
37
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> PULLUP;
38
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> SLEW = SLOW;
39
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> DRIVE = 2;
40
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> TIG;
41
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> LOC=G6;
42
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;
43
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> PULLUP;
44
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> SLEW = SLOW;
45
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> DRIVE = 2;
46
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> TIG;
47
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> LOC=A11;
48
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;
49
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> PULLUP;
50
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> SLEW = SLOW;
51
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> DRIVE = 2;
52
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> TIG;
53
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> LOC=A12;
54
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;
55
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> PULLUP;
56
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> SLEW = SLOW;
57
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> DRIVE = 2;
58
Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> TIG;
59
 
60
#### Module LEDs_Positions constraints
61
 
62
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> LOC=C6;
63
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;
64
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> PULLUP;
65
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> SLEW = SLOW;
66
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> DRIVE = 2;
67
Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> TIG;
68
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> LOC=F9;
69
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;
70
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> PULLUP;
71
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> SLEW = SLOW;
72
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> DRIVE = 2;
73
Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> TIG;
74
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> LOC=A5;
75
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;
76
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> PULLUP;
77
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> SLEW = SLOW;
78
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> DRIVE = 2;
79
Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> TIG;
80
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> LOC=E10;
81
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;
82
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> PULLUP;
83
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> SLEW = SLOW;
84
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> DRIVE = 2;
85
Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> TIG;
86
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> LOC=E2;
87
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> IOSTANDARD = LVCMOS25;
88
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> PULLUP;
89
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> SLEW = SLOW;
90
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> DRIVE = 2;
91
Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> TIG;
92
 
93
#### Module SysACE_CompactFlash constraints
94
 
95
Net fpga_0_SysACE_CompactFlash_SysACE_CLK_pin LOC=AF11;
96
Net fpga_0_SysACE_CompactFlash_SysACE_CLK_pin IOSTANDARD = LVCMOS33;
97
Net fpga_0_SysACE_CompactFlash_SysACE_CLK_pin PERIOD = 30000 ps;
98
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<1> LOC=Y10;
99
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<1> IOSTANDARD = LVCMOS33;
100
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<2> LOC=AA10;
101
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<2> IOSTANDARD = LVCMOS33;
102
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<3> LOC=AC7;
103
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<3> IOSTANDARD = LVCMOS33;
104
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<4> LOC=Y7;
105
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<4> IOSTANDARD = LVCMOS33;
106
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<5> LOC=AA9;
107
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<5> IOSTANDARD = LVCMOS33;
108
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<6> LOC=Y9;
109
Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<6> IOSTANDARD = LVCMOS33;
110
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<0> LOC=AB7;
111
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<0> IOSTANDARD = LVCMOS33;
112
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<1> LOC=AC9;
113
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<1> IOSTANDARD = LVCMOS33;
114
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<2> LOC=AB9;
115
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<2> IOSTANDARD = LVCMOS33;
116
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<3> LOC=AE6;
117
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<3> IOSTANDARD = LVCMOS33;
118
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<4> LOC=AD6;
119
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<4> IOSTANDARD = LVCMOS33;
120
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<5> LOC=AF9;
121
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<5> IOSTANDARD = LVCMOS33;
122
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<6> LOC=AE9;
123
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<6> IOSTANDARD = LVCMOS33;
124
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<7> LOC=AD8;
125
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<7> IOSTANDARD = LVCMOS33;
126
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<8> LOC=AC8;
127
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<8> IOSTANDARD = LVCMOS33;
128
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<9> LOC=AF4;
129
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<9> IOSTANDARD = LVCMOS33;
130
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<10> LOC=AE4;
131
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<10> IOSTANDARD = LVCMOS33;
132
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<11> LOC=AD3;
133
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<11> IOSTANDARD = LVCMOS33;
134
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<12> LOC=AC3;
135
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<12> IOSTANDARD = LVCMOS33;
136
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<13> LOC=AF6;
137
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<13> IOSTANDARD = LVCMOS33;
138
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<14> LOC=AF5;
139
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<14> IOSTANDARD = LVCMOS33;
140
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<15> LOC=AA7;
141
Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<15> IOSTANDARD = LVCMOS33;
142
Net fpga_0_SysACE_CompactFlash_SysACE_CEN_pin LOC=AD5;
143
Net fpga_0_SysACE_CompactFlash_SysACE_CEN_pin IOSTANDARD = LVCMOS33;
144
Net fpga_0_SysACE_CompactFlash_SysACE_OEN_pin LOC=AA8;
145
Net fpga_0_SysACE_CompactFlash_SysACE_OEN_pin IOSTANDARD = LVCMOS33;
146
Net fpga_0_SysACE_CompactFlash_SysACE_WEN_pin LOC=Y8;
147
Net fpga_0_SysACE_CompactFlash_SysACE_WEN_pin IOSTANDARD = LVCMOS33;
148
Net fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin LOC=AD4;
149
Net fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin IOSTANDARD = LVCMOS33;
150
Net fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin TIG;
151
 
152
#### Module SRAM constraints
153
 
154
Net fpga_0_SRAM_Mem_A_pin<29> LOC=Y1;
155
Net fpga_0_SRAM_Mem_A_pin<29> IOSTANDARD = LVCMOS33;
156
Net fpga_0_SRAM_Mem_A_pin<29> SLEW = FAST;
157
Net fpga_0_SRAM_Mem_A_pin<29> DRIVE = 8;
158
Net fpga_0_SRAM_Mem_A_pin<28> LOC=Y2;
159
Net fpga_0_SRAM_Mem_A_pin<28> IOSTANDARD = LVCMOS33;
160
Net fpga_0_SRAM_Mem_A_pin<28> SLEW = FAST;
161
Net fpga_0_SRAM_Mem_A_pin<28> DRIVE = 8;
162
Net fpga_0_SRAM_Mem_A_pin<27> LOC=AA1;
163
Net fpga_0_SRAM_Mem_A_pin<27> IOSTANDARD = LVCMOS33;
164
Net fpga_0_SRAM_Mem_A_pin<27> SLEW = FAST;
165
Net fpga_0_SRAM_Mem_A_pin<27> DRIVE = 8;
166
Net fpga_0_SRAM_Mem_A_pin<26> LOC=AB1;
167
Net fpga_0_SRAM_Mem_A_pin<26> IOSTANDARD = LVCMOS33;
168
Net fpga_0_SRAM_Mem_A_pin<26> SLEW = FAST;
169
Net fpga_0_SRAM_Mem_A_pin<26> DRIVE = 8;
170
Net fpga_0_SRAM_Mem_A_pin<25> LOC=AB2;
171
Net fpga_0_SRAM_Mem_A_pin<25> IOSTANDARD = LVCMOS33;
172
Net fpga_0_SRAM_Mem_A_pin<25> SLEW = FAST;
173
Net fpga_0_SRAM_Mem_A_pin<25> DRIVE = 8;
174
Net fpga_0_SRAM_Mem_A_pin<24> LOC=AC1;
175
Net fpga_0_SRAM_Mem_A_pin<24> IOSTANDARD = LVCMOS33;
176
Net fpga_0_SRAM_Mem_A_pin<24> SLEW = FAST;
177
Net fpga_0_SRAM_Mem_A_pin<24> DRIVE = 8;
178
Net fpga_0_SRAM_Mem_A_pin<23> LOC=AC2;
179
Net fpga_0_SRAM_Mem_A_pin<23> IOSTANDARD = LVCMOS33;
180
Net fpga_0_SRAM_Mem_A_pin<23> SLEW = FAST;
181
Net fpga_0_SRAM_Mem_A_pin<23> DRIVE = 8;
182
Net fpga_0_SRAM_Mem_A_pin<22> LOC=AD1;
183
Net fpga_0_SRAM_Mem_A_pin<22> IOSTANDARD = LVCMOS33;
184
Net fpga_0_SRAM_Mem_A_pin<22> SLEW = FAST;
185
Net fpga_0_SRAM_Mem_A_pin<22> DRIVE = 8;
186
Net fpga_0_SRAM_Mem_A_pin<21> LOC=AD2;
187
Net fpga_0_SRAM_Mem_A_pin<21> IOSTANDARD = LVCMOS33;
188
Net fpga_0_SRAM_Mem_A_pin<21> SLEW = FAST;
189
Net fpga_0_SRAM_Mem_A_pin<21> DRIVE = 8;
190
Net fpga_0_SRAM_Mem_A_pin<20> LOC=AE3;
191
Net fpga_0_SRAM_Mem_A_pin<20> IOSTANDARD = LVCMOS33;
192
Net fpga_0_SRAM_Mem_A_pin<20> SLEW = FAST;
193
Net fpga_0_SRAM_Mem_A_pin<20> DRIVE = 8;
194
Net fpga_0_SRAM_Mem_A_pin<19> LOC=AF3;
195
Net fpga_0_SRAM_Mem_A_pin<19> IOSTANDARD = LVCMOS33;
196
Net fpga_0_SRAM_Mem_A_pin<19> SLEW = FAST;
197
Net fpga_0_SRAM_Mem_A_pin<19> DRIVE = 8;
198
Net fpga_0_SRAM_Mem_A_pin<18> LOC=W3;
199
Net fpga_0_SRAM_Mem_A_pin<18> IOSTANDARD = LVCMOS33;
200
Net fpga_0_SRAM_Mem_A_pin<18> SLEW = FAST;
201
Net fpga_0_SRAM_Mem_A_pin<18> DRIVE = 8;
202
Net fpga_0_SRAM_Mem_A_pin<17> LOC=W6;
203
Net fpga_0_SRAM_Mem_A_pin<17> IOSTANDARD = LVCMOS33;
204
Net fpga_0_SRAM_Mem_A_pin<17> SLEW = FAST;
205
Net fpga_0_SRAM_Mem_A_pin<17> DRIVE = 8;
206
Net fpga_0_SRAM_Mem_A_pin<16> LOC=W5;
207
Net fpga_0_SRAM_Mem_A_pin<16> IOSTANDARD = LVCMOS33;
208
Net fpga_0_SRAM_Mem_A_pin<16> SLEW = FAST;
209
Net fpga_0_SRAM_Mem_A_pin<16> DRIVE = 8;
210
Net fpga_0_SRAM_Mem_A_pin<15> LOC=AA3;
211
Net fpga_0_SRAM_Mem_A_pin<15> IOSTANDARD = LVCMOS33;
212
Net fpga_0_SRAM_Mem_A_pin<15> SLEW = FAST;
213
Net fpga_0_SRAM_Mem_A_pin<15> DRIVE = 8;
214
Net fpga_0_SRAM_Mem_A_pin<14> LOC=AA4;
215
Net fpga_0_SRAM_Mem_A_pin<14> IOSTANDARD = LVCMOS33;
216
Net fpga_0_SRAM_Mem_A_pin<14> SLEW = FAST;
217
Net fpga_0_SRAM_Mem_A_pin<14> DRIVE = 8;
218
Net fpga_0_SRAM_Mem_A_pin<13> LOC=AB3;
219
Net fpga_0_SRAM_Mem_A_pin<13> IOSTANDARD = LVCMOS33;
220
Net fpga_0_SRAM_Mem_A_pin<13> SLEW = FAST;
221
Net fpga_0_SRAM_Mem_A_pin<13> DRIVE = 8;
222
Net fpga_0_SRAM_Mem_A_pin<12> LOC=AB4;
223
Net fpga_0_SRAM_Mem_A_pin<12> IOSTANDARD = LVCMOS33;
224
Net fpga_0_SRAM_Mem_A_pin<12> SLEW = FAST;
225
Net fpga_0_SRAM_Mem_A_pin<12> DRIVE = 8;
226
Net fpga_0_SRAM_Mem_A_pin<11> LOC=AC4;
227
Net fpga_0_SRAM_Mem_A_pin<11> IOSTANDARD = LVCMOS33;
228
Net fpga_0_SRAM_Mem_A_pin<11> SLEW = FAST;
229
Net fpga_0_SRAM_Mem_A_pin<11> DRIVE = 8;
230
Net fpga_0_SRAM_Mem_A_pin<10> LOC=AB5;
231
Net fpga_0_SRAM_Mem_A_pin<10> IOSTANDARD = LVCMOS33;
232
Net fpga_0_SRAM_Mem_A_pin<10> SLEW = FAST;
233
Net fpga_0_SRAM_Mem_A_pin<10> DRIVE = 8;
234
Net fpga_0_SRAM_Mem_A_pin<9> LOC=AC5;
235
Net fpga_0_SRAM_Mem_A_pin<9> IOSTANDARD = LVCMOS33;
236
Net fpga_0_SRAM_Mem_A_pin<9> SLEW = FAST;
237
Net fpga_0_SRAM_Mem_A_pin<9> DRIVE = 8;
238
Net fpga_0_SRAM_Mem_BEN_pin<3> LOC=Y6;
239
Net fpga_0_SRAM_Mem_BEN_pin<3> IOSTANDARD = LVCMOS33;
240
Net fpga_0_SRAM_Mem_BEN_pin<3> SLEW = FAST;
241
Net fpga_0_SRAM_Mem_BEN_pin<3> DRIVE = 8;
242
Net fpga_0_SRAM_Mem_BEN_pin<2> LOC=Y5;
243
Net fpga_0_SRAM_Mem_BEN_pin<2> IOSTANDARD = LVCMOS33;
244
Net fpga_0_SRAM_Mem_BEN_pin<2> SLEW = FAST;
245
Net fpga_0_SRAM_Mem_BEN_pin<2> DRIVE = 8;
246
Net fpga_0_SRAM_Mem_BEN_pin<1> LOC=Y4;
247
Net fpga_0_SRAM_Mem_BEN_pin<1> IOSTANDARD = LVCMOS33;
248
Net fpga_0_SRAM_Mem_BEN_pin<1> SLEW = FAST;
249
Net fpga_0_SRAM_Mem_BEN_pin<1> DRIVE = 8;
250
Net fpga_0_SRAM_Mem_BEN_pin<0> LOC=Y3;
251
Net fpga_0_SRAM_Mem_BEN_pin<0> IOSTANDARD = LVCMOS33;
252
Net fpga_0_SRAM_Mem_BEN_pin<0> SLEW = FAST;
253
Net fpga_0_SRAM_Mem_BEN_pin<0> DRIVE = 8;
254
Net fpga_0_SRAM_Mem_WEN_pin LOC=AB6;
255
Net fpga_0_SRAM_Mem_WEN_pin IOSTANDARD = LVCMOS33;
256
Net fpga_0_SRAM_Mem_WEN_pin SLEW = FAST;
257
Net fpga_0_SRAM_Mem_WEN_pin DRIVE = 8;
258
Net fpga_0_SRAM_Mem_DQ_pin<31> LOC=AD13;
259
Net fpga_0_SRAM_Mem_DQ_pin<31> SLEW = FAST;
260
Net fpga_0_SRAM_Mem_DQ_pin<31> IOSTANDARD = LVCMOS33;
261
Net fpga_0_SRAM_Mem_DQ_pin<31> DRIVE = 12;
262
Net fpga_0_SRAM_Mem_DQ_pin<30> LOC=AC13;
263
Net fpga_0_SRAM_Mem_DQ_pin<30> SLEW = FAST;
264
Net fpga_0_SRAM_Mem_DQ_pin<30> IOSTANDARD = LVCMOS33;
265
Net fpga_0_SRAM_Mem_DQ_pin<30> DRIVE = 12;
266
Net fpga_0_SRAM_Mem_DQ_pin<29> LOC=AC15;
267
Net fpga_0_SRAM_Mem_DQ_pin<29> SLEW = FAST;
268
Net fpga_0_SRAM_Mem_DQ_pin<29> IOSTANDARD = LVCMOS33;
269
Net fpga_0_SRAM_Mem_DQ_pin<29> DRIVE = 12;
270
Net fpga_0_SRAM_Mem_DQ_pin<28> LOC=AC16;
271
Net fpga_0_SRAM_Mem_DQ_pin<28> SLEW = FAST;
272
Net fpga_0_SRAM_Mem_DQ_pin<28> IOSTANDARD = LVCMOS33;
273
Net fpga_0_SRAM_Mem_DQ_pin<28> DRIVE = 12;
274
Net fpga_0_SRAM_Mem_DQ_pin<27> LOC=AA11;
275
Net fpga_0_SRAM_Mem_DQ_pin<27> SLEW = FAST;
276
Net fpga_0_SRAM_Mem_DQ_pin<27> IOSTANDARD = LVCMOS33;
277
Net fpga_0_SRAM_Mem_DQ_pin<27> DRIVE = 12;
278
Net fpga_0_SRAM_Mem_DQ_pin<26> LOC=AA12;
279
Net fpga_0_SRAM_Mem_DQ_pin<26> SLEW = FAST;
280
Net fpga_0_SRAM_Mem_DQ_pin<26> IOSTANDARD = LVCMOS33;
281
Net fpga_0_SRAM_Mem_DQ_pin<26> DRIVE = 12;
282
Net fpga_0_SRAM_Mem_DQ_pin<25> LOC=AD14;
283
Net fpga_0_SRAM_Mem_DQ_pin<25> SLEW = FAST;
284
Net fpga_0_SRAM_Mem_DQ_pin<25> IOSTANDARD = LVCMOS33;
285
Net fpga_0_SRAM_Mem_DQ_pin<25> DRIVE = 12;
286
Net fpga_0_SRAM_Mem_DQ_pin<24> LOC=AC14;
287
Net fpga_0_SRAM_Mem_DQ_pin<24> SLEW = FAST;
288
Net fpga_0_SRAM_Mem_DQ_pin<24> IOSTANDARD = LVCMOS33;
289
Net fpga_0_SRAM_Mem_DQ_pin<24> DRIVE = 12;
290
Net fpga_0_SRAM_Mem_DQ_pin<23> LOC=AA13;
291
Net fpga_0_SRAM_Mem_DQ_pin<23> SLEW = FAST;
292
Net fpga_0_SRAM_Mem_DQ_pin<23> IOSTANDARD = LVCMOS33;
293
Net fpga_0_SRAM_Mem_DQ_pin<23> DRIVE = 12;
294
Net fpga_0_SRAM_Mem_DQ_pin<22> LOC=AB13;
295
Net fpga_0_SRAM_Mem_DQ_pin<22> SLEW = FAST;
296
Net fpga_0_SRAM_Mem_DQ_pin<22> IOSTANDARD = LVCMOS33;
297
Net fpga_0_SRAM_Mem_DQ_pin<22> DRIVE = 12;
298
Net fpga_0_SRAM_Mem_DQ_pin<21> LOC=AA15;
299
Net fpga_0_SRAM_Mem_DQ_pin<21> SLEW = FAST;
300
Net fpga_0_SRAM_Mem_DQ_pin<21> IOSTANDARD = LVCMOS33;
301
Net fpga_0_SRAM_Mem_DQ_pin<21> DRIVE = 12;
302
Net fpga_0_SRAM_Mem_DQ_pin<20> LOC=AA16;
303
Net fpga_0_SRAM_Mem_DQ_pin<20> SLEW = FAST;
304
Net fpga_0_SRAM_Mem_DQ_pin<20> IOSTANDARD = LVCMOS33;
305
Net fpga_0_SRAM_Mem_DQ_pin<20> DRIVE = 12;
306
Net fpga_0_SRAM_Mem_DQ_pin<19> LOC=AC11;
307
Net fpga_0_SRAM_Mem_DQ_pin<19> SLEW = FAST;
308
Net fpga_0_SRAM_Mem_DQ_pin<19> IOSTANDARD = LVCMOS33;
309
Net fpga_0_SRAM_Mem_DQ_pin<19> DRIVE = 12;
310
Net fpga_0_SRAM_Mem_DQ_pin<18> LOC=AC12;
311
Net fpga_0_SRAM_Mem_DQ_pin<18> SLEW = FAST;
312
Net fpga_0_SRAM_Mem_DQ_pin<18> IOSTANDARD = LVCMOS33;
313
Net fpga_0_SRAM_Mem_DQ_pin<18> DRIVE = 12;
314
Net fpga_0_SRAM_Mem_DQ_pin<17> LOC=AB14;
315
Net fpga_0_SRAM_Mem_DQ_pin<17> SLEW = FAST;
316
Net fpga_0_SRAM_Mem_DQ_pin<17> IOSTANDARD = LVCMOS33;
317
Net fpga_0_SRAM_Mem_DQ_pin<17> DRIVE = 12;
318
Net fpga_0_SRAM_Mem_DQ_pin<16> LOC=AA14;
319
Net fpga_0_SRAM_Mem_DQ_pin<16> SLEW = FAST;
320
Net fpga_0_SRAM_Mem_DQ_pin<16> IOSTANDARD = LVCMOS33;
321
Net fpga_0_SRAM_Mem_DQ_pin<16> DRIVE = 12;
322
Net fpga_0_SRAM_Mem_DQ_pin<15> LOC=D12;
323
Net fpga_0_SRAM_Mem_DQ_pin<15> SLEW = FAST;
324
Net fpga_0_SRAM_Mem_DQ_pin<15> IOSTANDARD = LVCMOS33;
325
Net fpga_0_SRAM_Mem_DQ_pin<15> DRIVE = 12;
326
Net fpga_0_SRAM_Mem_DQ_pin<14> LOC=E13;
327
Net fpga_0_SRAM_Mem_DQ_pin<14> SLEW = FAST;
328
Net fpga_0_SRAM_Mem_DQ_pin<14> IOSTANDARD = LVCMOS33;
329
Net fpga_0_SRAM_Mem_DQ_pin<14> DRIVE = 12;
330
Net fpga_0_SRAM_Mem_DQ_pin<13> LOC=C16;
331
Net fpga_0_SRAM_Mem_DQ_pin<13> SLEW = FAST;
332
Net fpga_0_SRAM_Mem_DQ_pin<13> IOSTANDARD = LVCMOS33;
333
Net fpga_0_SRAM_Mem_DQ_pin<13> DRIVE = 12;
334
Net fpga_0_SRAM_Mem_DQ_pin<12> LOC=D16;
335
Net fpga_0_SRAM_Mem_DQ_pin<12> SLEW = FAST;
336
Net fpga_0_SRAM_Mem_DQ_pin<12> IOSTANDARD = LVCMOS33;
337
Net fpga_0_SRAM_Mem_DQ_pin<12> DRIVE = 12;
338
Net fpga_0_SRAM_Mem_DQ_pin<11> LOC=D11;
339
Net fpga_0_SRAM_Mem_DQ_pin<11> SLEW = FAST;
340
Net fpga_0_SRAM_Mem_DQ_pin<11> IOSTANDARD = LVCMOS33;
341
Net fpga_0_SRAM_Mem_DQ_pin<11> DRIVE = 12;
342
Net fpga_0_SRAM_Mem_DQ_pin<10> LOC=C11;
343
Net fpga_0_SRAM_Mem_DQ_pin<10> SLEW = FAST;
344
Net fpga_0_SRAM_Mem_DQ_pin<10> IOSTANDARD = LVCMOS33;
345
Net fpga_0_SRAM_Mem_DQ_pin<10> DRIVE = 12;
346
Net fpga_0_SRAM_Mem_DQ_pin<9> LOC=E14;
347
Net fpga_0_SRAM_Mem_DQ_pin<9> SLEW = FAST;
348
Net fpga_0_SRAM_Mem_DQ_pin<9> IOSTANDARD = LVCMOS33;
349
Net fpga_0_SRAM_Mem_DQ_pin<9> DRIVE = 12;
350
Net fpga_0_SRAM_Mem_DQ_pin<8> LOC=D15;
351
Net fpga_0_SRAM_Mem_DQ_pin<8> SLEW = FAST;
352
Net fpga_0_SRAM_Mem_DQ_pin<8> IOSTANDARD = LVCMOS33;
353
Net fpga_0_SRAM_Mem_DQ_pin<8> DRIVE = 12;
354
Net fpga_0_SRAM_Mem_DQ_pin<7> LOC=D13;
355
Net fpga_0_SRAM_Mem_DQ_pin<7> SLEW = FAST;
356
Net fpga_0_SRAM_Mem_DQ_pin<7> IOSTANDARD = LVCMOS33;
357
Net fpga_0_SRAM_Mem_DQ_pin<7> DRIVE = 12;
358
Net fpga_0_SRAM_Mem_DQ_pin<6> LOC=D14;
359
Net fpga_0_SRAM_Mem_DQ_pin<6> SLEW = FAST;
360
Net fpga_0_SRAM_Mem_DQ_pin<6> IOSTANDARD = LVCMOS33;
361
Net fpga_0_SRAM_Mem_DQ_pin<6> DRIVE = 12;
362
Net fpga_0_SRAM_Mem_DQ_pin<5> LOC=F15;
363
Net fpga_0_SRAM_Mem_DQ_pin<5> SLEW = FAST;
364
Net fpga_0_SRAM_Mem_DQ_pin<5> IOSTANDARD = LVCMOS33;
365
Net fpga_0_SRAM_Mem_DQ_pin<5> DRIVE = 12;
366
Net fpga_0_SRAM_Mem_DQ_pin<4> LOC=F16;
367
Net fpga_0_SRAM_Mem_DQ_pin<4> SLEW = FAST;
368
Net fpga_0_SRAM_Mem_DQ_pin<4> IOSTANDARD = LVCMOS33;
369
Net fpga_0_SRAM_Mem_DQ_pin<4> DRIVE = 12;
370
Net fpga_0_SRAM_Mem_DQ_pin<3> LOC=F11;
371
Net fpga_0_SRAM_Mem_DQ_pin<3> SLEW = FAST;
372
Net fpga_0_SRAM_Mem_DQ_pin<3> IOSTANDARD = LVCMOS33;
373
Net fpga_0_SRAM_Mem_DQ_pin<3> DRIVE = 12;
374
Net fpga_0_SRAM_Mem_DQ_pin<2> LOC=F12;
375
Net fpga_0_SRAM_Mem_DQ_pin<2> SLEW = FAST;
376
Net fpga_0_SRAM_Mem_DQ_pin<2> IOSTANDARD = LVCMOS33;
377
Net fpga_0_SRAM_Mem_DQ_pin<2> DRIVE = 12;
378
Net fpga_0_SRAM_Mem_DQ_pin<1> LOC=F13;
379
Net fpga_0_SRAM_Mem_DQ_pin<1> SLEW = FAST;
380
Net fpga_0_SRAM_Mem_DQ_pin<1> IOSTANDARD = LVCMOS33;
381
Net fpga_0_SRAM_Mem_DQ_pin<1> DRIVE = 12;
382
Net fpga_0_SRAM_Mem_DQ_pin<0> LOC=F14;
383
Net fpga_0_SRAM_Mem_DQ_pin<0> SLEW = FAST;
384
Net fpga_0_SRAM_Mem_DQ_pin<0> IOSTANDARD = LVCMOS33;
385
Net fpga_0_SRAM_Mem_DQ_pin<0> DRIVE = 12;
386
Net fpga_0_SRAM_Mem_OEN_pin<0> LOC=AC6;
387
Net fpga_0_SRAM_Mem_OEN_pin<0> IOSTANDARD = LVCMOS33;
388
Net fpga_0_SRAM_Mem_OEN_pin<0> SLEW = FAST;
389
Net fpga_0_SRAM_Mem_OEN_pin<0> DRIVE = 8;
390
Net fpga_0_SRAM_Mem_CEN_pin<0> LOC=V7;
391
Net fpga_0_SRAM_Mem_CEN_pin<0> IOSTANDARD = LVCMOS33;
392
Net fpga_0_SRAM_Mem_CEN_pin<0> SLEW = FAST;
393
Net fpga_0_SRAM_Mem_CEN_pin<0> DRIVE = 8;
394
Net fpga_0_SRAM_Mem_ADV_LDN_pin LOC=W4;
395
Net fpga_0_SRAM_Mem_ADV_LDN_pin IOSTANDARD = LVCMOS33;
396
Net fpga_0_SRAM_Mem_ADV_LDN_pin SLEW = FAST;
397
Net fpga_0_SRAM_Mem_ADV_LDN_pin DRIVE = 8;
398
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.