OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [freertos-6.1.1/] [Demo/] [uIP_Demo_IAR_ARM7/] [SrcIAR/] [ioat91sam7x256.h] - Blame information for rev 638

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 583 jeremybenn
// - ----------------------------------------------------------------------------
2
// -          ATMEL Microcontroller Software Support  -  ROUSSET  -
3
// - ----------------------------------------------------------------------------
4
// -  DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
5
// -  IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
6
// -  MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
7
// -  DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
8
// -  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
9
// -  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
10
// -  OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
11
// -  LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
12
// -  NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
13
// -  EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
14
// - ----------------------------------------------------------------------------
15
// - File Name           : AT91SAM7X256.h
16
// - Object              : AT91SAM7X256 definitions
17
// - Generated           : AT91 SW Application Group  05/20/2005 (16:22:29)
18
// - 
19
// - CVS Reference       : /AT91SAM7X256.pl/1.11/Tue May 10 12:15:32 2005//
20
// - CVS Reference       : /SYS_SAM7X.pl/1.3/Tue Feb  1 17:01:43 2005//
21
// - CVS Reference       : /MC_SAM7X.pl/1.2/Fri May 20 14:13:04 2005//
22
// - CVS Reference       : /PMC_SAM7X.pl/1.4/Tue Feb  8 13:58:10 2005//
23
// - CVS Reference       : /RSTC_SAM7X.pl/1.1/Tue Feb  1 16:16:26 2005//
24
// - CVS Reference       : /UDP_SAM7X.pl/1.1/Tue May 10 11:35:35 2005//
25
// - CVS Reference       : /PWM_SAM7X.pl/1.1/Tue May 10 11:53:07 2005//
26
// - CVS Reference       : /AIC_6075B.pl/1.3/Fri May 20 14:01:30 2005//
27
// - CVS Reference       : /PIO_6057A.pl/1.2/Thu Feb  3 10:18:28 2005//
28
// - CVS Reference       : /RTTC_6081A.pl/1.2/Tue Nov  9 14:43:58 2004//
29
// - CVS Reference       : /PITC_6079A.pl/1.2/Tue Nov  9 14:43:56 2004//
30
// - CVS Reference       : /WDTC_6080A.pl/1.3/Tue Nov  9 14:44:00 2004//
31
// - CVS Reference       : /VREG_6085B.pl/1.1/Tue Feb  1 16:05:48 2005//
32
// - CVS Reference       : /PDC_6074C.pl/1.2/Thu Feb  3 08:48:54 2005//
33
// - CVS Reference       : /DBGU_6059D.pl/1.1/Mon Jan 31 13:15:32 2005//
34
// - CVS Reference       : /SPI_6088D.pl/1.3/Fri May 20 14:08:59 2005//
35
// - CVS Reference       : /US_6089C.pl/1.1/Mon Jul 12 18:23:26 2004//
36
// - CVS Reference       : /SSC_6078A.pl/1.1/Tue Jul 13 07:45:40 2004//
37
// - CVS Reference       : /TWI_6061A.pl/1.1/Tue Jul 13 07:38:06 2004//
38
// - CVS Reference       : /TC_6082A.pl/1.7/Fri Mar 11 12:52:17 2005//
39
// - CVS Reference       : /CAN_6019B.pl/1.1/Tue Mar  8 12:42:22 2005//
40
// - CVS Reference       : /EMACB_6119A.pl/1.5/Thu Feb  3 15:52:04 2005//
41
// - CVS Reference       : /ADC_6051C.pl/1.1/Fri Oct 17 09:12:38 2003//
42
// - CVS Reference       : /AES_6149A.pl/1.10/Mon Feb  7 09:44:25 2005//
43
// - CVS Reference       : /DES3_6150A.pl/1.1/Mon Jan 17 08:34:31 2005//
44
// - ----------------------------------------------------------------------------
45
 
46
#ifndef AT91SAM7X256_H
47
#define AT91SAM7X256_H
48
 
49
#ifdef __IAR_SYSTEMS_ICC__
50
 
51
typedef volatile unsigned int AT91_REG;// Hardware register definition
52
 
53
// *****************************************************************************
54
//              SOFTWARE API DEFINITION  FOR System Peripherals
55
// *****************************************************************************
56
typedef struct _AT91S_SYS {
57
        AT91_REG         AIC_SMR[32];   // Source Mode Register
58
        AT91_REG         AIC_SVR[32];   // Source Vector Register
59
        AT91_REG         AIC_IVR;       // IRQ Vector Register
60
        AT91_REG         AIC_FVR;       // FIQ Vector Register
61
        AT91_REG         AIC_ISR;       // Interrupt Status Register
62
        AT91_REG         AIC_IPR;       // Interrupt Pending Register
63
        AT91_REG         AIC_IMR;       // Interrupt Mask Register
64
        AT91_REG         AIC_CISR;      // Core Interrupt Status Register
65
        AT91_REG         Reserved0[2];  // 
66
        AT91_REG         AIC_IECR;      // Interrupt Enable Command Register
67
        AT91_REG         AIC_IDCR;      // Interrupt Disable Command Register
68
        AT91_REG         AIC_ICCR;      // Interrupt Clear Command Register
69
        AT91_REG         AIC_ISCR;      // Interrupt Set Command Register
70
        AT91_REG         AIC_EOICR;     // End of Interrupt Command Register
71
        AT91_REG         AIC_SPU;       // Spurious Vector Register
72
        AT91_REG         AIC_DCR;       // Debug Control Register (Protect)
73
        AT91_REG         Reserved1[1];  // 
74
        AT91_REG         AIC_FFER;      // Fast Forcing Enable Register
75
        AT91_REG         AIC_FFDR;      // Fast Forcing Disable Register
76
        AT91_REG         AIC_FFSR;      // Fast Forcing Status Register
77
        AT91_REG         Reserved2[45];         // 
78
        AT91_REG         DBGU_CR;       // Control Register
79
        AT91_REG         DBGU_MR;       // Mode Register
80
        AT91_REG         DBGU_IER;      // Interrupt Enable Register
81
        AT91_REG         DBGU_IDR;      // Interrupt Disable Register
82
        AT91_REG         DBGU_IMR;      // Interrupt Mask Register
83
        AT91_REG         DBGU_CSR;      // Channel Status Register
84
        AT91_REG         DBGU_RHR;      // Receiver Holding Register
85
        AT91_REG         DBGU_THR;      // Transmitter Holding Register
86
        AT91_REG         DBGU_BRGR;     // Baud Rate Generator Register
87
        AT91_REG         Reserved3[7];  // 
88
        AT91_REG         DBGU_CIDR;     // Chip ID Register
89
        AT91_REG         DBGU_EXID;     // Chip ID Extension Register
90
        AT91_REG         DBGU_FNTR;     // Force NTRST Register
91
        AT91_REG         Reserved4[45];         // 
92
        AT91_REG         DBGU_RPR;      // Receive Pointer Register
93
        AT91_REG         DBGU_RCR;      // Receive Counter Register
94
        AT91_REG         DBGU_TPR;      // Transmit Pointer Register
95
        AT91_REG         DBGU_TCR;      // Transmit Counter Register
96
        AT91_REG         DBGU_RNPR;     // Receive Next Pointer Register
97
        AT91_REG         DBGU_RNCR;     // Receive Next Counter Register
98
        AT91_REG         DBGU_TNPR;     // Transmit Next Pointer Register
99
        AT91_REG         DBGU_TNCR;     // Transmit Next Counter Register
100
        AT91_REG         DBGU_PTCR;     // PDC Transfer Control Register
101
        AT91_REG         DBGU_PTSR;     // PDC Transfer Status Register
102
        AT91_REG         Reserved5[54];         // 
103
        AT91_REG         PIOA_PER;      // PIO Enable Register
104
        AT91_REG         PIOA_PDR;      // PIO Disable Register
105
        AT91_REG         PIOA_PSR;      // PIO Status Register
106
        AT91_REG         Reserved6[1];  // 
107
        AT91_REG         PIOA_OER;      // Output Enable Register
108
        AT91_REG         PIOA_ODR;      // Output Disable Registerr
109
        AT91_REG         PIOA_OSR;      // Output Status Register
110
        AT91_REG         Reserved7[1];  // 
111
        AT91_REG         PIOA_IFER;     // Input Filter Enable Register
112
        AT91_REG         PIOA_IFDR;     // Input Filter Disable Register
113
        AT91_REG         PIOA_IFSR;     // Input Filter Status Register
114
        AT91_REG         Reserved8[1];  // 
115
        AT91_REG         PIOA_SODR;     // Set Output Data Register
116
        AT91_REG         PIOA_CODR;     // Clear Output Data Register
117
        AT91_REG         PIOA_ODSR;     // Output Data Status Register
118
        AT91_REG         PIOA_PDSR;     // Pin Data Status Register
119
        AT91_REG         PIOA_IER;      // Interrupt Enable Register
120
        AT91_REG         PIOA_IDR;      // Interrupt Disable Register
121
        AT91_REG         PIOA_IMR;      // Interrupt Mask Register
122
        AT91_REG         PIOA_ISR;      // Interrupt Status Register
123
        AT91_REG         PIOA_MDER;     // Multi-driver Enable Register
124
        AT91_REG         PIOA_MDDR;     // Multi-driver Disable Register
125
        AT91_REG         PIOA_MDSR;     // Multi-driver Status Register
126
        AT91_REG         Reserved9[1];  // 
127
        AT91_REG         PIOA_PPUDR;    // Pull-up Disable Register
128
        AT91_REG         PIOA_PPUER;    // Pull-up Enable Register
129
        AT91_REG         PIOA_PPUSR;    // Pull-up Status Register
130
        AT91_REG         Reserved10[1];         // 
131
        AT91_REG         PIOA_ASR;      // Select A Register
132
        AT91_REG         PIOA_BSR;      // Select B Register
133
        AT91_REG         PIOA_ABSR;     // AB Select Status Register
134
        AT91_REG         Reserved11[9];         // 
135
        AT91_REG         PIOA_OWER;     // Output Write Enable Register
136
        AT91_REG         PIOA_OWDR;     // Output Write Disable Register
137
        AT91_REG         PIOA_OWSR;     // Output Write Status Register
138
        AT91_REG         Reserved12[85];        // 
139
        AT91_REG         PIOB_PER;      // PIO Enable Register
140
        AT91_REG         PIOB_PDR;      // PIO Disable Register
141
        AT91_REG         PIOB_PSR;      // PIO Status Register
142
        AT91_REG         Reserved13[1];         // 
143
        AT91_REG         PIOB_OER;      // Output Enable Register
144
        AT91_REG         PIOB_ODR;      // Output Disable Registerr
145
        AT91_REG         PIOB_OSR;      // Output Status Register
146
        AT91_REG         Reserved14[1];         // 
147
        AT91_REG         PIOB_IFER;     // Input Filter Enable Register
148
        AT91_REG         PIOB_IFDR;     // Input Filter Disable Register
149
        AT91_REG         PIOB_IFSR;     // Input Filter Status Register
150
        AT91_REG         Reserved15[1];         // 
151
        AT91_REG         PIOB_SODR;     // Set Output Data Register
152
        AT91_REG         PIOB_CODR;     // Clear Output Data Register
153
        AT91_REG         PIOB_ODSR;     // Output Data Status Register
154
        AT91_REG         PIOB_PDSR;     // Pin Data Status Register
155
        AT91_REG         PIOB_IER;      // Interrupt Enable Register
156
        AT91_REG         PIOB_IDR;      // Interrupt Disable Register
157
        AT91_REG         PIOB_IMR;      // Interrupt Mask Register
158
        AT91_REG         PIOB_ISR;      // Interrupt Status Register
159
        AT91_REG         PIOB_MDER;     // Multi-driver Enable Register
160
        AT91_REG         PIOB_MDDR;     // Multi-driver Disable Register
161
        AT91_REG         PIOB_MDSR;     // Multi-driver Status Register
162
        AT91_REG         Reserved16[1];         // 
163
        AT91_REG         PIOB_PPUDR;    // Pull-up Disable Register
164
        AT91_REG         PIOB_PPUER;    // Pull-up Enable Register
165
        AT91_REG         PIOB_PPUSR;    // Pull-up Status Register
166
        AT91_REG         Reserved17[1];         // 
167
        AT91_REG         PIOB_ASR;      // Select A Register
168
        AT91_REG         PIOB_BSR;      // Select B Register
169
        AT91_REG         PIOB_ABSR;     // AB Select Status Register
170
        AT91_REG         Reserved18[9];         // 
171
        AT91_REG         PIOB_OWER;     // Output Write Enable Register
172
        AT91_REG         PIOB_OWDR;     // Output Write Disable Register
173
        AT91_REG         PIOB_OWSR;     // Output Write Status Register
174
        AT91_REG         Reserved19[341];       // 
175
        AT91_REG         PMC_SCER;      // System Clock Enable Register
176
        AT91_REG         PMC_SCDR;      // System Clock Disable Register
177
        AT91_REG         PMC_SCSR;      // System Clock Status Register
178
        AT91_REG         Reserved20[1];         // 
179
        AT91_REG         PMC_PCER;      // Peripheral Clock Enable Register
180
        AT91_REG         PMC_PCDR;      // Peripheral Clock Disable Register
181
        AT91_REG         PMC_PCSR;      // Peripheral Clock Status Register
182
        AT91_REG         Reserved21[1];         // 
183
        AT91_REG         PMC_MOR;       // Main Oscillator Register
184
        AT91_REG         PMC_MCFR;      // Main Clock  Frequency Register
185
        AT91_REG         Reserved22[1];         // 
186
        AT91_REG         PMC_PLLR;      // PLL Register
187
        AT91_REG         PMC_MCKR;      // Master Clock Register
188
        AT91_REG         Reserved23[3];         // 
189
        AT91_REG         PMC_PCKR[4];   // Programmable Clock Register
190
        AT91_REG         Reserved24[4];         // 
191
        AT91_REG         PMC_IER;       // Interrupt Enable Register
192
        AT91_REG         PMC_IDR;       // Interrupt Disable Register
193
        AT91_REG         PMC_SR;        // Status Register
194
        AT91_REG         PMC_IMR;       // Interrupt Mask Register
195
        AT91_REG         Reserved25[36];        // 
196
        AT91_REG         RSTC_RCR;      // Reset Control Register
197
        AT91_REG         RSTC_RSR;      // Reset Status Register
198
        AT91_REG         RSTC_RMR;      // Reset Mode Register
199
        AT91_REG         Reserved26[5];         // 
200
        AT91_REG         RTTC_RTMR;     // Real-time Mode Register
201
        AT91_REG         RTTC_RTAR;     // Real-time Alarm Register
202
        AT91_REG         RTTC_RTVR;     // Real-time Value Register
203
        AT91_REG         RTTC_RTSR;     // Real-time Status Register
204
        AT91_REG         PITC_PIMR;     // Period Interval Mode Register
205
        AT91_REG         PITC_PISR;     // Period Interval Status Register
206
        AT91_REG         PITC_PIVR;     // Period Interval Value Register
207
        AT91_REG         PITC_PIIR;     // Period Interval Image Register
208
        AT91_REG         WDTC_WDCR;     // Watchdog Control Register
209
        AT91_REG         WDTC_WDMR;     // Watchdog Mode Register
210
        AT91_REG         WDTC_WDSR;     // Watchdog Status Register
211
        AT91_REG         Reserved27[5];         // 
212
        AT91_REG         VREG_MR;       // Voltage Regulator Mode Register
213
} AT91S_SYS, *AT91PS_SYS;
214
 
215
 
216
// *****************************************************************************
217
//              SOFTWARE API DEFINITION  FOR Advanced Interrupt Controller
218
// *****************************************************************************
219
typedef struct _AT91S_AIC {
220
        AT91_REG         AIC_SMR[32];   // Source Mode Register
221
        AT91_REG         AIC_SVR[32];   // Source Vector Register
222
        AT91_REG         AIC_IVR;       // IRQ Vector Register
223
        AT91_REG         AIC_FVR;       // FIQ Vector Register
224
        AT91_REG         AIC_ISR;       // Interrupt Status Register
225
        AT91_REG         AIC_IPR;       // Interrupt Pending Register
226
        AT91_REG         AIC_IMR;       // Interrupt Mask Register
227
        AT91_REG         AIC_CISR;      // Core Interrupt Status Register
228
        AT91_REG         Reserved0[2];  // 
229
        AT91_REG         AIC_IECR;      // Interrupt Enable Command Register
230
        AT91_REG         AIC_IDCR;      // Interrupt Disable Command Register
231
        AT91_REG         AIC_ICCR;      // Interrupt Clear Command Register
232
        AT91_REG         AIC_ISCR;      // Interrupt Set Command Register
233
        AT91_REG         AIC_EOICR;     // End of Interrupt Command Register
234
        AT91_REG         AIC_SPU;       // Spurious Vector Register
235
        AT91_REG         AIC_DCR;       // Debug Control Register (Protect)
236
        AT91_REG         Reserved1[1];  // 
237
        AT91_REG         AIC_FFER;      // Fast Forcing Enable Register
238
        AT91_REG         AIC_FFDR;      // Fast Forcing Disable Register
239
        AT91_REG         AIC_FFSR;      // Fast Forcing Status Register
240
} AT91S_AIC, *AT91PS_AIC;
241
 
242
// -------- AIC_SMR : (AIC Offset: 0x0) Control Register -------- 
243
#define AT91C_AIC_PRIOR       ((unsigned int) 0x7 <<  0) // (AIC) Priority Level
244
#define         AT91C_AIC_PRIOR_LOWEST               ((unsigned int) 0x0) // (AIC) Lowest priority level
245
#define         AT91C_AIC_PRIOR_HIGHEST              ((unsigned int) 0x7) // (AIC) Highest priority level
246
#define AT91C_AIC_SRCTYPE     ((unsigned int) 0x3 <<  5) // (AIC) Interrupt Source Type
247
#define         AT91C_AIC_SRCTYPE_INT_HIGH_LEVEL       ((unsigned int) 0x0 <<  5) // (AIC) Internal Sources Code Label High-level Sensitive
248
#define         AT91C_AIC_SRCTYPE_EXT_LOW_LEVEL        ((unsigned int) 0x0 <<  5) // (AIC) External Sources Code Label Low-level Sensitive
249
#define         AT91C_AIC_SRCTYPE_INT_POSITIVE_EDGE    ((unsigned int) 0x1 <<  5) // (AIC) Internal Sources Code Label Positive Edge triggered
250
#define         AT91C_AIC_SRCTYPE_EXT_NEGATIVE_EDGE    ((unsigned int) 0x1 <<  5) // (AIC) External Sources Code Label Negative Edge triggered
251
#define         AT91C_AIC_SRCTYPE_HIGH_LEVEL           ((unsigned int) 0x2 <<  5) // (AIC) Internal Or External Sources Code Label High-level Sensitive
252
#define         AT91C_AIC_SRCTYPE_POSITIVE_EDGE        ((unsigned int) 0x3 <<  5) // (AIC) Internal Or External Sources Code Label Positive Edge triggered
253
// -------- AIC_CISR : (AIC Offset: 0x114) AIC Core Interrupt Status Register -------- 
254
#define AT91C_AIC_NFIQ        ((unsigned int) 0x1 <<  0) // (AIC) NFIQ Status
255
#define AT91C_AIC_NIRQ        ((unsigned int) 0x1 <<  1) // (AIC) NIRQ Status
256
// -------- AIC_DCR : (AIC Offset: 0x138) AIC Debug Control Register (Protect) -------- 
257
#define AT91C_AIC_DCR_PROT    ((unsigned int) 0x1 <<  0) // (AIC) Protection Mode
258
#define AT91C_AIC_DCR_GMSK    ((unsigned int) 0x1 <<  1) // (AIC) General Mask
259
 
260
// *****************************************************************************
261
//              SOFTWARE API DEFINITION  FOR Peripheral DMA Controller
262
// *****************************************************************************
263
typedef struct _AT91S_PDC {
264
        AT91_REG         PDC_RPR;       // Receive Pointer Register
265
        AT91_REG         PDC_RCR;       // Receive Counter Register
266
        AT91_REG         PDC_TPR;       // Transmit Pointer Register
267
        AT91_REG         PDC_TCR;       // Transmit Counter Register
268
        AT91_REG         PDC_RNPR;      // Receive Next Pointer Register
269
        AT91_REG         PDC_RNCR;      // Receive Next Counter Register
270
        AT91_REG         PDC_TNPR;      // Transmit Next Pointer Register
271
        AT91_REG         PDC_TNCR;      // Transmit Next Counter Register
272
        AT91_REG         PDC_PTCR;      // PDC Transfer Control Register
273
        AT91_REG         PDC_PTSR;      // PDC Transfer Status Register
274
} AT91S_PDC, *AT91PS_PDC;
275
 
276
// -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register -------- 
277
#define AT91C_PDC_RXTEN       ((unsigned int) 0x1 <<  0) // (PDC) Receiver Transfer Enable
278
#define AT91C_PDC_RXTDIS      ((unsigned int) 0x1 <<  1) // (PDC) Receiver Transfer Disable
279
#define AT91C_PDC_TXTEN       ((unsigned int) 0x1 <<  8) // (PDC) Transmitter Transfer Enable
280
#define AT91C_PDC_TXTDIS      ((unsigned int) 0x1 <<  9) // (PDC) Transmitter Transfer Disable
281
// -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register -------- 
282
 
283
// *****************************************************************************
284
//              SOFTWARE API DEFINITION  FOR Debug Unit
285
// *****************************************************************************
286
typedef struct _AT91S_DBGU {
287
        AT91_REG         DBGU_CR;       // Control Register
288
        AT91_REG         DBGU_MR;       // Mode Register
289
        AT91_REG         DBGU_IER;      // Interrupt Enable Register
290
        AT91_REG         DBGU_IDR;      // Interrupt Disable Register
291
        AT91_REG         DBGU_IMR;      // Interrupt Mask Register
292
        AT91_REG         DBGU_CSR;      // Channel Status Register
293
        AT91_REG         DBGU_RHR;      // Receiver Holding Register
294
        AT91_REG         DBGU_THR;      // Transmitter Holding Register
295
        AT91_REG         DBGU_BRGR;     // Baud Rate Generator Register
296
        AT91_REG         Reserved0[7];  // 
297
        AT91_REG         DBGU_CIDR;     // Chip ID Register
298
        AT91_REG         DBGU_EXID;     // Chip ID Extension Register
299
        AT91_REG         DBGU_FNTR;     // Force NTRST Register
300
        AT91_REG         Reserved1[45];         // 
301
        AT91_REG         DBGU_RPR;      // Receive Pointer Register
302
        AT91_REG         DBGU_RCR;      // Receive Counter Register
303
        AT91_REG         DBGU_TPR;      // Transmit Pointer Register
304
        AT91_REG         DBGU_TCR;      // Transmit Counter Register
305
        AT91_REG         DBGU_RNPR;     // Receive Next Pointer Register
306
        AT91_REG         DBGU_RNCR;     // Receive Next Counter Register
307
        AT91_REG         DBGU_TNPR;     // Transmit Next Pointer Register
308
        AT91_REG         DBGU_TNCR;     // Transmit Next Counter Register
309
        AT91_REG         DBGU_PTCR;     // PDC Transfer Control Register
310
        AT91_REG         DBGU_PTSR;     // PDC Transfer Status Register
311
} AT91S_DBGU, *AT91PS_DBGU;
312
 
313
// -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register -------- 
314
#define AT91C_US_RSTRX        ((unsigned int) 0x1 <<  2) // (DBGU) Reset Receiver
315
#define AT91C_US_RSTTX        ((unsigned int) 0x1 <<  3) // (DBGU) Reset Transmitter
316
#define AT91C_US_RXEN         ((unsigned int) 0x1 <<  4) // (DBGU) Receiver Enable
317
#define AT91C_US_RXDIS        ((unsigned int) 0x1 <<  5) // (DBGU) Receiver Disable
318
#define AT91C_US_TXEN         ((unsigned int) 0x1 <<  6) // (DBGU) Transmitter Enable
319
#define AT91C_US_TXDIS        ((unsigned int) 0x1 <<  7) // (DBGU) Transmitter Disable
320
#define AT91C_US_RSTSTA       ((unsigned int) 0x1 <<  8) // (DBGU) Reset Status Bits
321
// -------- DBGU_MR : (DBGU Offset: 0x4) Debug Unit Mode Register -------- 
322
#define AT91C_US_PAR          ((unsigned int) 0x7 <<  9) // (DBGU) Parity type
323
#define         AT91C_US_PAR_EVEN                 ((unsigned int) 0x0 <<  9) // (DBGU) Even Parity
324
#define         AT91C_US_PAR_ODD                  ((unsigned int) 0x1 <<  9) // (DBGU) Odd Parity
325
#define         AT91C_US_PAR_SPACE                ((unsigned int) 0x2 <<  9) // (DBGU) Parity forced to 0 (Space)
326
#define         AT91C_US_PAR_MARK                 ((unsigned int) 0x3 <<  9) // (DBGU) Parity forced to 1 (Mark)
327
#define         AT91C_US_PAR_NONE                 ((unsigned int) 0x4 <<  9) // (DBGU) No Parity
328
#define         AT91C_US_PAR_MULTI_DROP           ((unsigned int) 0x6 <<  9) // (DBGU) Multi-drop mode
329
#define AT91C_US_CHMODE       ((unsigned int) 0x3 << 14) // (DBGU) Channel Mode
330
#define         AT91C_US_CHMODE_NORMAL               ((unsigned int) 0x0 << 14) // (DBGU) Normal Mode: The USART channel operates as an RX/TX USART.
331
#define         AT91C_US_CHMODE_AUTO                 ((unsigned int) 0x1 << 14) // (DBGU) Automatic Echo: Receiver Data Input is connected to the TXD pin.
332
#define         AT91C_US_CHMODE_LOCAL                ((unsigned int) 0x2 << 14) // (DBGU) Local Loopback: Transmitter Output Signal is connected to Receiver Input Signal.
333
#define         AT91C_US_CHMODE_REMOTE               ((unsigned int) 0x3 << 14) // (DBGU) Remote Loopback: RXD pin is internally connected to TXD pin.
334
// -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register -------- 
335
#define AT91C_US_RXRDY        ((unsigned int) 0x1 <<  0) // (DBGU) RXRDY Interrupt
336
#define AT91C_US_TXRDY        ((unsigned int) 0x1 <<  1) // (DBGU) TXRDY Interrupt
337
#define AT91C_US_ENDRX        ((unsigned int) 0x1 <<  3) // (DBGU) End of Receive Transfer Interrupt
338
#define AT91C_US_ENDTX        ((unsigned int) 0x1 <<  4) // (DBGU) End of Transmit Interrupt
339
#define AT91C_US_OVRE         ((unsigned int) 0x1 <<  5) // (DBGU) Overrun Interrupt
340
#define AT91C_US_FRAME        ((unsigned int) 0x1 <<  6) // (DBGU) Framing Error Interrupt
341
#define AT91C_US_PARE         ((unsigned int) 0x1 <<  7) // (DBGU) Parity Error Interrupt
342
#define AT91C_US_TXEMPTY      ((unsigned int) 0x1 <<  9) // (DBGU) TXEMPTY Interrupt
343
#define AT91C_US_TXBUFE       ((unsigned int) 0x1 << 11) // (DBGU) TXBUFE Interrupt
344
#define AT91C_US_RXBUFF       ((unsigned int) 0x1 << 12) // (DBGU) RXBUFF Interrupt
345
#define AT91C_US_COMM_TX      ((unsigned int) 0x1 << 30) // (DBGU) COMM_TX Interrupt
346
#define AT91C_US_COMM_RX      ((unsigned int) 0x1 << 31) // (DBGU) COMM_RX Interrupt
347
// -------- DBGU_IDR : (DBGU Offset: 0xc) Debug Unit Interrupt Disable Register -------- 
348
// -------- DBGU_IMR : (DBGU Offset: 0x10) Debug Unit Interrupt Mask Register -------- 
349
// -------- DBGU_CSR : (DBGU Offset: 0x14) Debug Unit Channel Status Register -------- 
350
// -------- DBGU_FNTR : (DBGU Offset: 0x48) Debug Unit FORCE_NTRST Register -------- 
351
#define AT91C_US_FORCE_NTRST  ((unsigned int) 0x1 <<  0) // (DBGU) Force NTRST in JTAG
352
 
353
// *****************************************************************************
354
//              SOFTWARE API DEFINITION  FOR Parallel Input Output Controler
355
// *****************************************************************************
356
typedef struct _AT91S_PIO {
357
        AT91_REG         PIO_PER;       // PIO Enable Register
358
        AT91_REG         PIO_PDR;       // PIO Disable Register
359
        AT91_REG         PIO_PSR;       // PIO Status Register
360
        AT91_REG         Reserved0[1];  // 
361
        AT91_REG         PIO_OER;       // Output Enable Register
362
        AT91_REG         PIO_ODR;       // Output Disable Registerr
363
        AT91_REG         PIO_OSR;       // Output Status Register
364
        AT91_REG         Reserved1[1];  // 
365
        AT91_REG         PIO_IFER;      // Input Filter Enable Register
366
        AT91_REG         PIO_IFDR;      // Input Filter Disable Register
367
        AT91_REG         PIO_IFSR;      // Input Filter Status Register
368
        AT91_REG         Reserved2[1];  // 
369
        AT91_REG         PIO_SODR;      // Set Output Data Register
370
        AT91_REG         PIO_CODR;      // Clear Output Data Register
371
        AT91_REG         PIO_ODSR;      // Output Data Status Register
372
        AT91_REG         PIO_PDSR;      // Pin Data Status Register
373
        AT91_REG         PIO_IER;       // Interrupt Enable Register
374
        AT91_REG         PIO_IDR;       // Interrupt Disable Register
375
        AT91_REG         PIO_IMR;       // Interrupt Mask Register
376
        AT91_REG         PIO_ISR;       // Interrupt Status Register
377
        AT91_REG         PIO_MDER;      // Multi-driver Enable Register
378
        AT91_REG         PIO_MDDR;      // Multi-driver Disable Register
379
        AT91_REG         PIO_MDSR;      // Multi-driver Status Register
380
        AT91_REG         Reserved3[1];  // 
381
        AT91_REG         PIO_PPUDR;     // Pull-up Disable Register
382
        AT91_REG         PIO_PPUER;     // Pull-up Enable Register
383
        AT91_REG         PIO_PPUSR;     // Pull-up Status Register
384
        AT91_REG         Reserved4[1];  // 
385
        AT91_REG         PIO_ASR;       // Select A Register
386
        AT91_REG         PIO_BSR;       // Select B Register
387
        AT91_REG         PIO_ABSR;      // AB Select Status Register
388
        AT91_REG         Reserved5[9];  // 
389
        AT91_REG         PIO_OWER;      // Output Write Enable Register
390
        AT91_REG         PIO_OWDR;      // Output Write Disable Register
391
        AT91_REG         PIO_OWSR;      // Output Write Status Register
392
} AT91S_PIO, *AT91PS_PIO;
393
 
394
 
395
// *****************************************************************************
396
//              SOFTWARE API DEFINITION  FOR Clock Generator Controler
397
// *****************************************************************************
398
typedef struct _AT91S_CKGR {
399
        AT91_REG         CKGR_MOR;      // Main Oscillator Register
400
        AT91_REG         CKGR_MCFR;     // Main Clock  Frequency Register
401
        AT91_REG         Reserved0[1];  // 
402
        AT91_REG         CKGR_PLLR;     // PLL Register
403
} AT91S_CKGR, *AT91PS_CKGR;
404
 
405
// -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- 
406
#define AT91C_CKGR_MOSCEN     ((unsigned int) 0x1 <<  0) // (CKGR) Main Oscillator Enable
407
#define AT91C_CKGR_OSCBYPASS  ((unsigned int) 0x1 <<  1) // (CKGR) Main Oscillator Bypass
408
#define AT91C_CKGR_OSCOUNT    ((unsigned int) 0xFF <<  8) // (CKGR) Main Oscillator Start-up Time
409
// -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- 
410
#define AT91C_CKGR_MAINF      ((unsigned int) 0xFFFF <<  0) // (CKGR) Main Clock Frequency
411
#define AT91C_CKGR_MAINRDY    ((unsigned int) 0x1 << 16) // (CKGR) Main Clock Ready
412
// -------- CKGR_PLLR : (CKGR Offset: 0xc) PLL B Register -------- 
413
#define AT91C_CKGR_DIV        ((unsigned int) 0xFF <<  0) // (CKGR) Divider Selected
414
#define         AT91C_CKGR_DIV_0                    ((unsigned int) 0x0) // (CKGR) Divider output is 0
415
#define         AT91C_CKGR_DIV_BYPASS               ((unsigned int) 0x1) // (CKGR) Divider is bypassed
416
#define AT91C_CKGR_PLLCOUNT   ((unsigned int) 0x3F <<  8) // (CKGR) PLL Counter
417
#define AT91C_CKGR_OUT        ((unsigned int) 0x3 << 14) // (CKGR) PLL Output Frequency Range
418
#define         AT91C_CKGR_OUT_0                    ((unsigned int) 0x0 << 14) // (CKGR) Please refer to the PLL datasheet
419
#define         AT91C_CKGR_OUT_1                    ((unsigned int) 0x1 << 14) // (CKGR) Please refer to the PLL datasheet
420
#define         AT91C_CKGR_OUT_2                    ((unsigned int) 0x2 << 14) // (CKGR) Please refer to the PLL datasheet
421
#define         AT91C_CKGR_OUT_3                    ((unsigned int) 0x3 << 14) // (CKGR) Please refer to the PLL datasheet
422
#define AT91C_CKGR_MUL        ((unsigned int) 0x7FF << 16) // (CKGR) PLL Multiplier
423
#define AT91C_CKGR_USBDIV     ((unsigned int) 0x3 << 28) // (CKGR) Divider for USB Clocks
424
#define         AT91C_CKGR_USBDIV_0                    ((unsigned int) 0x0 << 28) // (CKGR) Divider output is PLL clock output
425
#define         AT91C_CKGR_USBDIV_1                    ((unsigned int) 0x1 << 28) // (CKGR) Divider output is PLL clock output divided by 2
426
#define         AT91C_CKGR_USBDIV_2                    ((unsigned int) 0x2 << 28) // (CKGR) Divider output is PLL clock output divided by 4
427
 
428
// *****************************************************************************
429
//              SOFTWARE API DEFINITION  FOR Power Management Controler
430
// *****************************************************************************
431
typedef struct _AT91S_PMC {
432
        AT91_REG         PMC_SCER;      // System Clock Enable Register
433
        AT91_REG         PMC_SCDR;      // System Clock Disable Register
434
        AT91_REG         PMC_SCSR;      // System Clock Status Register
435
        AT91_REG         Reserved0[1];  // 
436
        AT91_REG         PMC_PCER;      // Peripheral Clock Enable Register
437
        AT91_REG         PMC_PCDR;      // Peripheral Clock Disable Register
438
        AT91_REG         PMC_PCSR;      // Peripheral Clock Status Register
439
        AT91_REG         Reserved1[1];  // 
440
        AT91_REG         PMC_MOR;       // Main Oscillator Register
441
        AT91_REG         PMC_MCFR;      // Main Clock  Frequency Register
442
        AT91_REG         Reserved2[1];  // 
443
        AT91_REG         PMC_PLLR;      // PLL Register
444
        AT91_REG         PMC_MCKR;      // Master Clock Register
445
        AT91_REG         Reserved3[3];  // 
446
        AT91_REG         PMC_PCKR[4];   // Programmable Clock Register
447
        AT91_REG         Reserved4[4];  // 
448
        AT91_REG         PMC_IER;       // Interrupt Enable Register
449
        AT91_REG         PMC_IDR;       // Interrupt Disable Register
450
        AT91_REG         PMC_SR;        // Status Register
451
        AT91_REG         PMC_IMR;       // Interrupt Mask Register
452
} AT91S_PMC, *AT91PS_PMC;
453
 
454
// -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register -------- 
455
#define AT91C_PMC_PCK         ((unsigned int) 0x1 <<  0) // (PMC) Processor Clock
456
#define AT91C_PMC_UDP         ((unsigned int) 0x1 <<  7) // (PMC) USB Device Port Clock
457
#define AT91C_PMC_PCK0        ((unsigned int) 0x1 <<  8) // (PMC) Programmable Clock Output
458
#define AT91C_PMC_PCK1        ((unsigned int) 0x1 <<  9) // (PMC) Programmable Clock Output
459
#define AT91C_PMC_PCK2        ((unsigned int) 0x1 << 10) // (PMC) Programmable Clock Output
460
#define AT91C_PMC_PCK3        ((unsigned int) 0x1 << 11) // (PMC) Programmable Clock Output
461
// -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register -------- 
462
// -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register -------- 
463
// -------- CKGR_MOR : (PMC Offset: 0x20) Main Oscillator Register -------- 
464
// -------- CKGR_MCFR : (PMC Offset: 0x24) Main Clock Frequency Register -------- 
465
// -------- CKGR_PLLR : (PMC Offset: 0x2c) PLL B Register -------- 
466
// -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register -------- 
467
#define AT91C_PMC_CSS         ((unsigned int) 0x3 <<  0) // (PMC) Programmable Clock Selection
468
#define         AT91C_PMC_CSS_SLOW_CLK             ((unsigned int) 0x0) // (PMC) Slow Clock is selected
469
#define         AT91C_PMC_CSS_MAIN_CLK             ((unsigned int) 0x1) // (PMC) Main Clock is selected
470
#define         AT91C_PMC_CSS_PLL_CLK              ((unsigned int) 0x3) // (PMC) Clock from PLL is selected
471
#define AT91C_PMC_PRES        ((unsigned int) 0x7 <<  2) // (PMC) Programmable Clock Prescaler
472
#define         AT91C_PMC_PRES_CLK                  ((unsigned int) 0x0 <<  2) // (PMC) Selected clock
473
#define         AT91C_PMC_PRES_CLK_2                ((unsigned int) 0x1 <<  2) // (PMC) Selected clock divided by 2
474
#define         AT91C_PMC_PRES_CLK_4                ((unsigned int) 0x2 <<  2) // (PMC) Selected clock divided by 4
475
#define         AT91C_PMC_PRES_CLK_8                ((unsigned int) 0x3 <<  2) // (PMC) Selected clock divided by 8
476
#define         AT91C_PMC_PRES_CLK_16               ((unsigned int) 0x4 <<  2) // (PMC) Selected clock divided by 16
477
#define         AT91C_PMC_PRES_CLK_32               ((unsigned int) 0x5 <<  2) // (PMC) Selected clock divided by 32
478
#define         AT91C_PMC_PRES_CLK_64               ((unsigned int) 0x6 <<  2) // (PMC) Selected clock divided by 64
479
// -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register -------- 
480
// -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register -------- 
481
#define AT91C_PMC_MOSCS       ((unsigned int) 0x1 <<  0) // (PMC) MOSC Status/Enable/Disable/Mask
482
#define AT91C_PMC_LOCK        ((unsigned int) 0x1 <<  2) // (PMC) PLL Status/Enable/Disable/Mask
483
#define AT91C_PMC_MCKRDY      ((unsigned int) 0x1 <<  3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
484
#define AT91C_PMC_PCK0RDY     ((unsigned int) 0x1 <<  8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
485
#define AT91C_PMC_PCK1RDY     ((unsigned int) 0x1 <<  9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
486
#define AT91C_PMC_PCK2RDY     ((unsigned int) 0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
487
#define AT91C_PMC_PCK3RDY     ((unsigned int) 0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
488
// -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register -------- 
489
// -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register -------- 
490
// -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register -------- 
491
 
492
// *****************************************************************************
493
//              SOFTWARE API DEFINITION  FOR Reset Controller Interface
494
// *****************************************************************************
495
typedef struct _AT91S_RSTC {
496
        AT91_REG         RSTC_RCR;      // Reset Control Register
497
        AT91_REG         RSTC_RSR;      // Reset Status Register
498
        AT91_REG         RSTC_RMR;      // Reset Mode Register
499
} AT91S_RSTC, *AT91PS_RSTC;
500
 
501
// -------- RSTC_RCR : (RSTC Offset: 0x0) Reset Control Register -------- 
502
#define AT91C_RSTC_PROCRST    ((unsigned int) 0x1 <<  0) // (RSTC) Processor Reset
503
#define AT91C_RSTC_PERRST     ((unsigned int) 0x1 <<  2) // (RSTC) Peripheral Reset
504
#define AT91C_RSTC_EXTRST     ((unsigned int) 0x1 <<  3) // (RSTC) External Reset
505
#define AT91C_RSTC_KEY        ((unsigned int) 0xFF << 24) // (RSTC) Password
506
// -------- RSTC_RSR : (RSTC Offset: 0x4) Reset Status Register -------- 
507
#define AT91C_RSTC_URSTS      ((unsigned int) 0x1 <<  0) // (RSTC) User Reset Status
508
#define AT91C_RSTC_BODSTS     ((unsigned int) 0x1 <<  1) // (RSTC) Brownout Detection Status
509
#define AT91C_RSTC_RSTTYP     ((unsigned int) 0x7 <<  8) // (RSTC) Reset Type
510
#define         AT91C_RSTC_RSTTYP_POWERUP              ((unsigned int) 0x0 <<  8) // (RSTC) Power-up Reset. VDDCORE rising.
511
#define         AT91C_RSTC_RSTTYP_WAKEUP               ((unsigned int) 0x1 <<  8) // (RSTC) WakeUp Reset. VDDCORE rising.
512
#define         AT91C_RSTC_RSTTYP_WATCHDOG             ((unsigned int) 0x2 <<  8) // (RSTC) Watchdog Reset. Watchdog overflow occured.
513
#define         AT91C_RSTC_RSTTYP_SOFTWARE             ((unsigned int) 0x3 <<  8) // (RSTC) Software Reset. Processor reset required by the software.
514
#define         AT91C_RSTC_RSTTYP_USER                 ((unsigned int) 0x4 <<  8) // (RSTC) User Reset. NRST pin detected low.
515
#define         AT91C_RSTC_RSTTYP_BROWNOUT             ((unsigned int) 0x5 <<  8) // (RSTC) Brownout Reset occured.
516
#define AT91C_RSTC_NRSTL      ((unsigned int) 0x1 << 16) // (RSTC) NRST pin level
517
#define AT91C_RSTC_SRCMP      ((unsigned int) 0x1 << 17) // (RSTC) Software Reset Command in Progress.
518
// -------- RSTC_RMR : (RSTC Offset: 0x8) Reset Mode Register -------- 
519
#define AT91C_RSTC_URSTEN     ((unsigned int) 0x1 <<  0) // (RSTC) User Reset Enable
520
#define AT91C_RSTC_URSTIEN    ((unsigned int) 0x1 <<  4) // (RSTC) User Reset Interrupt Enable
521
#define AT91C_RSTC_ERSTL      ((unsigned int) 0xF <<  8) // (RSTC) User Reset Enable
522
#define AT91C_RSTC_BODIEN     ((unsigned int) 0x1 << 16) // (RSTC) Brownout Detection Interrupt Enable
523
 
524
// *****************************************************************************
525
//              SOFTWARE API DEFINITION  FOR Real Time Timer Controller Interface
526
// *****************************************************************************
527
typedef struct _AT91S_RTTC {
528
        AT91_REG         RTTC_RTMR;     // Real-time Mode Register
529
        AT91_REG         RTTC_RTAR;     // Real-time Alarm Register
530
        AT91_REG         RTTC_RTVR;     // Real-time Value Register
531
        AT91_REG         RTTC_RTSR;     // Real-time Status Register
532
} AT91S_RTTC, *AT91PS_RTTC;
533
 
534
// -------- RTTC_RTMR : (RTTC Offset: 0x0) Real-time Mode Register -------- 
535
#define AT91C_RTTC_RTPRES     ((unsigned int) 0xFFFF <<  0) // (RTTC) Real-time Timer Prescaler Value
536
#define AT91C_RTTC_ALMIEN     ((unsigned int) 0x1 << 16) // (RTTC) Alarm Interrupt Enable
537
#define AT91C_RTTC_RTTINCIEN  ((unsigned int) 0x1 << 17) // (RTTC) Real Time Timer Increment Interrupt Enable
538
#define AT91C_RTTC_RTTRST     ((unsigned int) 0x1 << 18) // (RTTC) Real Time Timer Restart
539
// -------- RTTC_RTAR : (RTTC Offset: 0x4) Real-time Alarm Register -------- 
540
#define AT91C_RTTC_ALMV       ((unsigned int) 0x0 <<  0) // (RTTC) Alarm Value
541
// -------- RTTC_RTVR : (RTTC Offset: 0x8) Current Real-time Value Register -------- 
542
#define AT91C_RTTC_CRTV       ((unsigned int) 0x0 <<  0) // (RTTC) Current Real-time Value
543
// -------- RTTC_RTSR : (RTTC Offset: 0xc) Real-time Status Register -------- 
544
#define AT91C_RTTC_ALMS       ((unsigned int) 0x1 <<  0) // (RTTC) Real-time Alarm Status
545
#define AT91C_RTTC_RTTINC     ((unsigned int) 0x1 <<  1) // (RTTC) Real-time Timer Increment
546
 
547
// *****************************************************************************
548
//              SOFTWARE API DEFINITION  FOR Periodic Interval Timer Controller Interface
549
// *****************************************************************************
550
typedef struct _AT91S_PITC {
551
        AT91_REG         PITC_PIMR;     // Period Interval Mode Register
552
        AT91_REG         PITC_PISR;     // Period Interval Status Register
553
        AT91_REG         PITC_PIVR;     // Period Interval Value Register
554
        AT91_REG         PITC_PIIR;     // Period Interval Image Register
555
} AT91S_PITC, *AT91PS_PITC;
556
 
557
// -------- PITC_PIMR : (PITC Offset: 0x0) Periodic Interval Mode Register -------- 
558
#define AT91C_PITC_PIV        ((unsigned int) 0xFFFFF <<  0) // (PITC) Periodic Interval Value
559
#define AT91C_PITC_PITEN      ((unsigned int) 0x1 << 24) // (PITC) Periodic Interval Timer Enabled
560
#define AT91C_PITC_PITIEN     ((unsigned int) 0x1 << 25) // (PITC) Periodic Interval Timer Interrupt Enable
561
// -------- PITC_PISR : (PITC Offset: 0x4) Periodic Interval Status Register -------- 
562
#define AT91C_PITC_PITS       ((unsigned int) 0x1 <<  0) // (PITC) Periodic Interval Timer Status
563
// -------- PITC_PIVR : (PITC Offset: 0x8) Periodic Interval Value Register -------- 
564
#define AT91C_PITC_CPIV       ((unsigned int) 0xFFFFF <<  0) // (PITC) Current Periodic Interval Value
565
#define AT91C_PITC_PICNT      ((unsigned int) 0xFFF << 20) // (PITC) Periodic Interval Counter
566
// -------- PITC_PIIR : (PITC Offset: 0xc) Periodic Interval Image Register -------- 
567
 
568
// *****************************************************************************
569
//              SOFTWARE API DEFINITION  FOR Watchdog Timer Controller Interface
570
// *****************************************************************************
571
typedef struct _AT91S_WDTC {
572
        AT91_REG         WDTC_WDCR;     // Watchdog Control Register
573
        AT91_REG         WDTC_WDMR;     // Watchdog Mode Register
574
        AT91_REG         WDTC_WDSR;     // Watchdog Status Register
575
} AT91S_WDTC, *AT91PS_WDTC;
576
 
577
// -------- WDTC_WDCR : (WDTC Offset: 0x0) Periodic Interval Image Register -------- 
578
#define AT91C_WDTC_WDRSTT     ((unsigned int) 0x1 <<  0) // (WDTC) Watchdog Restart
579
#define AT91C_WDTC_KEY        ((unsigned int) 0xFF << 24) // (WDTC) Watchdog KEY Password
580
// -------- WDTC_WDMR : (WDTC Offset: 0x4) Watchdog Mode Register -------- 
581
#define AT91C_WDTC_WDV        ((unsigned int) 0xFFF <<  0) // (WDTC) Watchdog Timer Restart
582
#define AT91C_WDTC_WDFIEN     ((unsigned int) 0x1 << 12) // (WDTC) Watchdog Fault Interrupt Enable
583
#define AT91C_WDTC_WDRSTEN    ((unsigned int) 0x1 << 13) // (WDTC) Watchdog Reset Enable
584
#define AT91C_WDTC_WDRPROC    ((unsigned int) 0x1 << 14) // (WDTC) Watchdog Timer Restart
585
#define AT91C_WDTC_WDDIS      ((unsigned int) 0x1 << 15) // (WDTC) Watchdog Disable
586
#define AT91C_WDTC_WDD        ((unsigned int) 0xFFF << 16) // (WDTC) Watchdog Delta Value
587
#define AT91C_WDTC_WDDBGHLT   ((unsigned int) 0x1 << 28) // (WDTC) Watchdog Debug Halt
588
#define AT91C_WDTC_WDIDLEHLT  ((unsigned int) 0x1 << 29) // (WDTC) Watchdog Idle Halt
589
// -------- WDTC_WDSR : (WDTC Offset: 0x8) Watchdog Status Register -------- 
590
#define AT91C_WDTC_WDUNF      ((unsigned int) 0x1 <<  0) // (WDTC) Watchdog Underflow
591
#define AT91C_WDTC_WDERR      ((unsigned int) 0x1 <<  1) // (WDTC) Watchdog Error
592
 
593
// *****************************************************************************
594
//              SOFTWARE API DEFINITION  FOR Voltage Regulator Mode Controller Interface
595
// *****************************************************************************
596
typedef struct _AT91S_VREG {
597
        AT91_REG         VREG_MR;       // Voltage Regulator Mode Register
598
} AT91S_VREG, *AT91PS_VREG;
599
 
600
// -------- VREG_MR : (VREG Offset: 0x0) Voltage Regulator Mode Register -------- 
601
#define AT91C_VREG_PSTDBY     ((unsigned int) 0x1 <<  0) // (VREG) Voltage Regulator Power Standby Mode
602
 
603
// *****************************************************************************
604
//              SOFTWARE API DEFINITION  FOR Memory Controller Interface
605
// *****************************************************************************
606
typedef struct _AT91S_MC {
607
        AT91_REG         MC_RCR;        // MC Remap Control Register
608
        AT91_REG         MC_ASR;        // MC Abort Status Register
609
        AT91_REG         MC_AASR;       // MC Abort Address Status Register
610
        AT91_REG         Reserved0[21];         // 
611
        AT91_REG         MC_FMR;        // MC Flash Mode Register
612
        AT91_REG         MC_FCR;        // MC Flash Command Register
613
        AT91_REG         MC_FSR;        // MC Flash Status Register
614
} AT91S_MC, *AT91PS_MC;
615
 
616
// -------- MC_RCR : (MC Offset: 0x0) MC Remap Control Register -------- 
617
#define AT91C_MC_RCB          ((unsigned int) 0x1 <<  0) // (MC) Remap Command Bit
618
// -------- MC_ASR : (MC Offset: 0x4) MC Abort Status Register -------- 
619
#define AT91C_MC_UNDADD       ((unsigned int) 0x1 <<  0) // (MC) Undefined Addess Abort Status
620
#define AT91C_MC_MISADD       ((unsigned int) 0x1 <<  1) // (MC) Misaligned Addess Abort Status
621
#define AT91C_MC_ABTSZ        ((unsigned int) 0x3 <<  8) // (MC) Abort Size Status
622
#define         AT91C_MC_ABTSZ_BYTE                 ((unsigned int) 0x0 <<  8) // (MC) Byte
623
#define         AT91C_MC_ABTSZ_HWORD                ((unsigned int) 0x1 <<  8) // (MC) Half-word
624
#define         AT91C_MC_ABTSZ_WORD                 ((unsigned int) 0x2 <<  8) // (MC) Word
625
#define AT91C_MC_ABTTYP       ((unsigned int) 0x3 << 10) // (MC) Abort Type Status
626
#define         AT91C_MC_ABTTYP_DATAR                ((unsigned int) 0x0 << 10) // (MC) Data Read
627
#define         AT91C_MC_ABTTYP_DATAW                ((unsigned int) 0x1 << 10) // (MC) Data Write
628
#define         AT91C_MC_ABTTYP_FETCH                ((unsigned int) 0x2 << 10) // (MC) Code Fetch
629
#define AT91C_MC_MST0         ((unsigned int) 0x1 << 16) // (MC) Master 0 Abort Source
630
#define AT91C_MC_MST1         ((unsigned int) 0x1 << 17) // (MC) Master 1 Abort Source
631
#define AT91C_MC_SVMST0       ((unsigned int) 0x1 << 24) // (MC) Saved Master 0 Abort Source
632
#define AT91C_MC_SVMST1       ((unsigned int) 0x1 << 25) // (MC) Saved Master 1 Abort Source
633
// -------- MC_FMR : (MC Offset: 0x60) MC Flash Mode Register -------- 
634
#define AT91C_MC_FRDY         ((unsigned int) 0x1 <<  0) // (MC) Flash Ready
635
#define AT91C_MC_LOCKE        ((unsigned int) 0x1 <<  2) // (MC) Lock Error
636
#define AT91C_MC_PROGE        ((unsigned int) 0x1 <<  3) // (MC) Programming Error
637
#define AT91C_MC_NEBP         ((unsigned int) 0x1 <<  7) // (MC) No Erase Before Programming
638
#define AT91C_MC_FWS          ((unsigned int) 0x3 <<  8) // (MC) Flash Wait State
639
#define         AT91C_MC_FWS_0FWS                 ((unsigned int) 0x0 <<  8) // (MC) 1 cycle for Read, 2 for Write operations
640
#define         AT91C_MC_FWS_1FWS                 ((unsigned int) 0x1 <<  8) // (MC) 2 cycles for Read, 3 for Write operations
641
#define         AT91C_MC_FWS_2FWS                 ((unsigned int) 0x2 <<  8) // (MC) 3 cycles for Read, 4 for Write operations
642
#define         AT91C_MC_FWS_3FWS                 ((unsigned int) 0x3 <<  8) // (MC) 4 cycles for Read, 4 for Write operations
643
#define AT91C_MC_FMCN         ((unsigned int) 0xFF << 16) // (MC) Flash Microsecond Cycle Number
644
// -------- MC_FCR : (MC Offset: 0x64) MC Flash Command Register -------- 
645
#define AT91C_MC_FCMD         ((unsigned int) 0xF <<  0) // (MC) Flash Command
646
#define         AT91C_MC_FCMD_START_PROG           ((unsigned int) 0x1) // (MC) Starts the programming of th epage specified by PAGEN.
647
#define         AT91C_MC_FCMD_LOCK                 ((unsigned int) 0x2) // (MC) Starts a lock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
648
#define         AT91C_MC_FCMD_PROG_AND_LOCK        ((unsigned int) 0x3) // (MC) The lock sequence automatically happens after the programming sequence is completed.
649
#define         AT91C_MC_FCMD_UNLOCK               ((unsigned int) 0x4) // (MC) Starts an unlock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
650
#define         AT91C_MC_FCMD_ERASE_ALL            ((unsigned int) 0x8) // (MC) Starts the erase of the entire flash.If at least a page is locked, the command is cancelled.
651
#define         AT91C_MC_FCMD_SET_GP_NVM           ((unsigned int) 0xB) // (MC) Set General Purpose NVM bits.
652
#define         AT91C_MC_FCMD_CLR_GP_NVM           ((unsigned int) 0xD) // (MC) Clear General Purpose NVM bits.
653
#define         AT91C_MC_FCMD_SET_SECURITY         ((unsigned int) 0xF) // (MC) Set Security Bit.
654
#define AT91C_MC_PAGEN        ((unsigned int) 0x3FF <<  8) // (MC) Page Number
655
#define AT91C_MC_KEY          ((unsigned int) 0xFF << 24) // (MC) Writing Protect Key
656
// -------- MC_FSR : (MC Offset: 0x68) MC Flash Command Register -------- 
657
#define AT91C_MC_SECURITY     ((unsigned int) 0x1 <<  4) // (MC) Security Bit Status
658
#define AT91C_MC_GPNVM0       ((unsigned int) 0x1 <<  8) // (MC) Sector 0 Lock Status
659
#define AT91C_MC_GPNVM1       ((unsigned int) 0x1 <<  9) // (MC) Sector 1 Lock Status
660
#define AT91C_MC_GPNVM2       ((unsigned int) 0x1 << 10) // (MC) Sector 2 Lock Status
661
#define AT91C_MC_GPNVM3       ((unsigned int) 0x1 << 11) // (MC) Sector 3 Lock Status
662
#define AT91C_MC_GPNVM4       ((unsigned int) 0x1 << 12) // (MC) Sector 4 Lock Status
663
#define AT91C_MC_GPNVM5       ((unsigned int) 0x1 << 13) // (MC) Sector 5 Lock Status
664
#define AT91C_MC_GPNVM6       ((unsigned int) 0x1 << 14) // (MC) Sector 6 Lock Status
665
#define AT91C_MC_GPNVM7       ((unsigned int) 0x1 << 15) // (MC) Sector 7 Lock Status
666
#define AT91C_MC_LOCKS0       ((unsigned int) 0x1 << 16) // (MC) Sector 0 Lock Status
667
#define AT91C_MC_LOCKS1       ((unsigned int) 0x1 << 17) // (MC) Sector 1 Lock Status
668
#define AT91C_MC_LOCKS2       ((unsigned int) 0x1 << 18) // (MC) Sector 2 Lock Status
669
#define AT91C_MC_LOCKS3       ((unsigned int) 0x1 << 19) // (MC) Sector 3 Lock Status
670
#define AT91C_MC_LOCKS4       ((unsigned int) 0x1 << 20) // (MC) Sector 4 Lock Status
671
#define AT91C_MC_LOCKS5       ((unsigned int) 0x1 << 21) // (MC) Sector 5 Lock Status
672
#define AT91C_MC_LOCKS6       ((unsigned int) 0x1 << 22) // (MC) Sector 6 Lock Status
673
#define AT91C_MC_LOCKS7       ((unsigned int) 0x1 << 23) // (MC) Sector 7 Lock Status
674
#define AT91C_MC_LOCKS8       ((unsigned int) 0x1 << 24) // (MC) Sector 8 Lock Status
675
#define AT91C_MC_LOCKS9       ((unsigned int) 0x1 << 25) // (MC) Sector 9 Lock Status
676
#define AT91C_MC_LOCKS10      ((unsigned int) 0x1 << 26) // (MC) Sector 10 Lock Status
677
#define AT91C_MC_LOCKS11      ((unsigned int) 0x1 << 27) // (MC) Sector 11 Lock Status
678
#define AT91C_MC_LOCKS12      ((unsigned int) 0x1 << 28) // (MC) Sector 12 Lock Status
679
#define AT91C_MC_LOCKS13      ((unsigned int) 0x1 << 29) // (MC) Sector 13 Lock Status
680
#define AT91C_MC_LOCKS14      ((unsigned int) 0x1 << 30) // (MC) Sector 14 Lock Status
681
#define AT91C_MC_LOCKS15      ((unsigned int) 0x1 << 31) // (MC) Sector 15 Lock Status
682
 
683
// *****************************************************************************
684
//              SOFTWARE API DEFINITION  FOR Serial Parallel Interface
685
// *****************************************************************************
686
typedef struct _AT91S_SPI {
687
        AT91_REG         SPI_CR;        // Control Register
688
        AT91_REG         SPI_MR;        // Mode Register
689
        AT91_REG         SPI_RDR;       // Receive Data Register
690
        AT91_REG         SPI_TDR;       // Transmit Data Register
691
        AT91_REG         SPI_SR;        // Status Register
692
        AT91_REG         SPI_IER;       // Interrupt Enable Register
693
        AT91_REG         SPI_IDR;       // Interrupt Disable Register
694
        AT91_REG         SPI_IMR;       // Interrupt Mask Register
695
        AT91_REG         Reserved0[4];  // 
696
        AT91_REG         SPI_CSR[4];    // Chip Select Register
697
        AT91_REG         Reserved1[48];         // 
698
        AT91_REG         SPI_RPR;       // Receive Pointer Register
699
        AT91_REG         SPI_RCR;       // Receive Counter Register
700
        AT91_REG         SPI_TPR;       // Transmit Pointer Register
701
        AT91_REG         SPI_TCR;       // Transmit Counter Register
702
        AT91_REG         SPI_RNPR;      // Receive Next Pointer Register
703
        AT91_REG         SPI_RNCR;      // Receive Next Counter Register
704
        AT91_REG         SPI_TNPR;      // Transmit Next Pointer Register
705
        AT91_REG         SPI_TNCR;      // Transmit Next Counter Register
706
        AT91_REG         SPI_PTCR;      // PDC Transfer Control Register
707
        AT91_REG         SPI_PTSR;      // PDC Transfer Status Register
708
} AT91S_SPI, *AT91PS_SPI;
709
 
710
// -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register -------- 
711
#define AT91C_SPI_SPIEN       ((unsigned int) 0x1 <<  0) // (SPI) SPI Enable
712
#define AT91C_SPI_SPIDIS      ((unsigned int) 0x1 <<  1) // (SPI) SPI Disable
713
#define AT91C_SPI_SWRST       ((unsigned int) 0x1 <<  7) // (SPI) SPI Software reset
714
#define AT91C_SPI_LASTXFER    ((unsigned int) 0x1 << 24) // (SPI) SPI Last Transfer
715
// -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register -------- 
716
#define AT91C_SPI_MSTR        ((unsigned int) 0x1 <<  0) // (SPI) Master/Slave Mode
717
#define AT91C_SPI_PS          ((unsigned int) 0x1 <<  1) // (SPI) Peripheral Select
718
#define         AT91C_SPI_PS_FIXED                ((unsigned int) 0x0 <<  1) // (SPI) Fixed Peripheral Select
719
#define         AT91C_SPI_PS_VARIABLE             ((unsigned int) 0x1 <<  1) // (SPI) Variable Peripheral Select
720
#define AT91C_SPI_PCSDEC      ((unsigned int) 0x1 <<  2) // (SPI) Chip Select Decode
721
#define AT91C_SPI_FDIV        ((unsigned int) 0x1 <<  3) // (SPI) Clock Selection
722
#define AT91C_SPI_MODFDIS     ((unsigned int) 0x1 <<  4) // (SPI) Mode Fault Detection
723
#define AT91C_SPI_LLB         ((unsigned int) 0x1 <<  7) // (SPI) Clock Selection
724
#define AT91C_SPI_PCS         ((unsigned int) 0xF << 16) // (SPI) Peripheral Chip Select
725
#define AT91C_SPI_DLYBCS      ((unsigned int) 0xFF << 24) // (SPI) Delay Between Chip Selects
726
// -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register -------- 
727
#define AT91C_SPI_RD          ((unsigned int) 0xFFFF <<  0) // (SPI) Receive Data
728
#define AT91C_SPI_RPCS        ((unsigned int) 0xF << 16) // (SPI) Peripheral Chip Select Status
729
// -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register -------- 
730
#define AT91C_SPI_TD          ((unsigned int) 0xFFFF <<  0) // (SPI) Transmit Data
731
#define AT91C_SPI_TPCS        ((unsigned int) 0xF << 16) // (SPI) Peripheral Chip Select Status
732
// -------- SPI_SR : (SPI Offset: 0x10) Status Register -------- 
733
#define AT91C_SPI_RDRF        ((unsigned int) 0x1 <<  0) // (SPI) Receive Data Register Full
734
#define AT91C_SPI_TDRE        ((unsigned int) 0x1 <<  1) // (SPI) Transmit Data Register Empty
735
#define AT91C_SPI_MODF        ((unsigned int) 0x1 <<  2) // (SPI) Mode Fault Error
736
#define AT91C_SPI_OVRES       ((unsigned int) 0x1 <<  3) // (SPI) Overrun Error Status
737
#define AT91C_SPI_ENDRX       ((unsigned int) 0x1 <<  4) // (SPI) End of Receiver Transfer
738
#define AT91C_SPI_ENDTX       ((unsigned int) 0x1 <<  5) // (SPI) End of Receiver Transfer
739
#define AT91C_SPI_RXBUFF      ((unsigned int) 0x1 <<  6) // (SPI) RXBUFF Interrupt
740
#define AT91C_SPI_TXBUFE      ((unsigned int) 0x1 <<  7) // (SPI) TXBUFE Interrupt
741
#define AT91C_SPI_NSSR        ((unsigned int) 0x1 <<  8) // (SPI) NSSR Interrupt
742
#define AT91C_SPI_TXEMPTY     ((unsigned int) 0x1 <<  9) // (SPI) TXEMPTY Interrupt
743
#define AT91C_SPI_SPIENS      ((unsigned int) 0x1 << 16) // (SPI) Enable Status
744
// -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register -------- 
745
// -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register -------- 
746
// -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register -------- 
747
// -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register -------- 
748
#define AT91C_SPI_CPOL        ((unsigned int) 0x1 <<  0) // (SPI) Clock Polarity
749
#define AT91C_SPI_NCPHA       ((unsigned int) 0x1 <<  1) // (SPI) Clock Phase
750
#define AT91C_SPI_CSAAT       ((unsigned int) 0x1 <<  3) // (SPI) Chip Select Active After Transfer
751
#define AT91C_SPI_BITS        ((unsigned int) 0xF <<  4) // (SPI) Bits Per Transfer
752
#define         AT91C_SPI_BITS_8                    ((unsigned int) 0x0 <<  4) // (SPI) 8 Bits Per transfer
753
#define         AT91C_SPI_BITS_9                    ((unsigned int) 0x1 <<  4) // (SPI) 9 Bits Per transfer
754
#define         AT91C_SPI_BITS_10                   ((unsigned int) 0x2 <<  4) // (SPI) 10 Bits Per transfer
755
#define         AT91C_SPI_BITS_11                   ((unsigned int) 0x3 <<  4) // (SPI) 11 Bits Per transfer
756
#define         AT91C_SPI_BITS_12                   ((unsigned int) 0x4 <<  4) // (SPI) 12 Bits Per transfer
757
#define         AT91C_SPI_BITS_13                   ((unsigned int) 0x5 <<  4) // (SPI) 13 Bits Per transfer
758
#define         AT91C_SPI_BITS_14                   ((unsigned int) 0x6 <<  4) // (SPI) 14 Bits Per transfer
759
#define         AT91C_SPI_BITS_15                   ((unsigned int) 0x7 <<  4) // (SPI) 15 Bits Per transfer
760
#define         AT91C_SPI_BITS_16                   ((unsigned int) 0x8 <<  4) // (SPI) 16 Bits Per transfer
761
#define AT91C_SPI_SCBR        ((unsigned int) 0xFF <<  8) // (SPI) Serial Clock Baud Rate
762
#define AT91C_SPI_DLYBS       ((unsigned int) 0xFF << 16) // (SPI) Delay Before SPCK
763
#define AT91C_SPI_DLYBCT      ((unsigned int) 0xFF << 24) // (SPI) Delay Between Consecutive Transfers
764
 
765
// *****************************************************************************
766
//              SOFTWARE API DEFINITION  FOR Usart
767
// *****************************************************************************
768
typedef struct _AT91S_USART {
769
        AT91_REG         US_CR;         // Control Register
770
        AT91_REG         US_MR;         // Mode Register
771
        AT91_REG         US_IER;        // Interrupt Enable Register
772
        AT91_REG         US_IDR;        // Interrupt Disable Register
773
        AT91_REG         US_IMR;        // Interrupt Mask Register
774
        AT91_REG         US_CSR;        // Channel Status Register
775
        AT91_REG         US_RHR;        // Receiver Holding Register
776
        AT91_REG         US_THR;        // Transmitter Holding Register
777
        AT91_REG         US_BRGR;       // Baud Rate Generator Register
778
        AT91_REG         US_RTOR;       // Receiver Time-out Register
779
        AT91_REG         US_TTGR;       // Transmitter Time-guard Register
780
        AT91_REG         Reserved0[5];  // 
781
        AT91_REG         US_FIDI;       // FI_DI_Ratio Register
782
        AT91_REG         US_NER;        // Nb Errors Register
783
        AT91_REG         Reserved1[1];  // 
784
        AT91_REG         US_IF;         // IRDA_FILTER Register
785
        AT91_REG         Reserved2[44];         // 
786
        AT91_REG         US_RPR;        // Receive Pointer Register
787
        AT91_REG         US_RCR;        // Receive Counter Register
788
        AT91_REG         US_TPR;        // Transmit Pointer Register
789
        AT91_REG         US_TCR;        // Transmit Counter Register
790
        AT91_REG         US_RNPR;       // Receive Next Pointer Register
791
        AT91_REG         US_RNCR;       // Receive Next Counter Register
792
        AT91_REG         US_TNPR;       // Transmit Next Pointer Register
793
        AT91_REG         US_TNCR;       // Transmit Next Counter Register
794
        AT91_REG         US_PTCR;       // PDC Transfer Control Register
795
        AT91_REG         US_PTSR;       // PDC Transfer Status Register
796
} AT91S_USART, *AT91PS_USART;
797
 
798
// -------- US_CR : (USART Offset: 0x0) Debug Unit Control Register -------- 
799
#define AT91C_US_STTBRK       ((unsigned int) 0x1 <<  9) // (USART) Start Break
800
#define AT91C_US_STPBRK       ((unsigned int) 0x1 << 10) // (USART) Stop Break
801
#define AT91C_US_STTTO        ((unsigned int) 0x1 << 11) // (USART) Start Time-out
802
#define AT91C_US_SENDA        ((unsigned int) 0x1 << 12) // (USART) Send Address
803
#define AT91C_US_RSTIT        ((unsigned int) 0x1 << 13) // (USART) Reset Iterations
804
#define AT91C_US_RSTNACK      ((unsigned int) 0x1 << 14) // (USART) Reset Non Acknowledge
805
#define AT91C_US_RETTO        ((unsigned int) 0x1 << 15) // (USART) Rearm Time-out
806
#define AT91C_US_DTREN        ((unsigned int) 0x1 << 16) // (USART) Data Terminal ready Enable
807
#define AT91C_US_DTRDIS       ((unsigned int) 0x1 << 17) // (USART) Data Terminal ready Disable
808
#define AT91C_US_RTSEN        ((unsigned int) 0x1 << 18) // (USART) Request to Send enable
809
#define AT91C_US_RTSDIS       ((unsigned int) 0x1 << 19) // (USART) Request to Send Disable
810
// -------- US_MR : (USART Offset: 0x4) Debug Unit Mode Register -------- 
811
#define AT91C_US_USMODE       ((unsigned int) 0xF <<  0) // (USART) Usart mode
812
#define         AT91C_US_USMODE_NORMAL               ((unsigned int) 0x0) // (USART) Normal
813
#define         AT91C_US_USMODE_RS485                ((unsigned int) 0x1) // (USART) RS485
814
#define         AT91C_US_USMODE_HWHSH                ((unsigned int) 0x2) // (USART) Hardware Handshaking
815
#define         AT91C_US_USMODE_MODEM                ((unsigned int) 0x3) // (USART) Modem
816
#define         AT91C_US_USMODE_ISO7816_0            ((unsigned int) 0x4) // (USART) ISO7816 protocol: T = 0
817
#define         AT91C_US_USMODE_ISO7816_1            ((unsigned int) 0x6) // (USART) ISO7816 protocol: T = 1
818
#define         AT91C_US_USMODE_IRDA                 ((unsigned int) 0x8) // (USART) IrDA
819
#define         AT91C_US_USMODE_SWHSH                ((unsigned int) 0xC) // (USART) Software Handshaking
820
#define AT91C_US_CLKS         ((unsigned int) 0x3 <<  4) // (USART) Clock Selection (Baud Rate generator Input Clock
821
#define         AT91C_US_CLKS_CLOCK                ((unsigned int) 0x0 <<  4) // (USART) Clock
822
#define         AT91C_US_CLKS_FDIV1                ((unsigned int) 0x1 <<  4) // (USART) fdiv1
823
#define         AT91C_US_CLKS_SLOW                 ((unsigned int) 0x2 <<  4) // (USART) slow_clock (ARM)
824
#define         AT91C_US_CLKS_EXT                  ((unsigned int) 0x3 <<  4) // (USART) External (SCK)
825
#define AT91C_US_CHRL         ((unsigned int) 0x3 <<  6) // (USART) Clock Selection (Baud Rate generator Input Clock
826
#define         AT91C_US_CHRL_5_BITS               ((unsigned int) 0x0 <<  6) // (USART) Character Length: 5 bits
827
#define         AT91C_US_CHRL_6_BITS               ((unsigned int) 0x1 <<  6) // (USART) Character Length: 6 bits
828
#define         AT91C_US_CHRL_7_BITS               ((unsigned int) 0x2 <<  6) // (USART) Character Length: 7 bits
829
#define         AT91C_US_CHRL_8_BITS               ((unsigned int) 0x3 <<  6) // (USART) Character Length: 8 bits
830
#define AT91C_US_SYNC         ((unsigned int) 0x1 <<  8) // (USART) Synchronous Mode Select
831
#define AT91C_US_NBSTOP       ((unsigned int) 0x3 << 12) // (USART) Number of Stop bits
832
#define         AT91C_US_NBSTOP_1_BIT                ((unsigned int) 0x0 << 12) // (USART) 1 stop bit
833
#define         AT91C_US_NBSTOP_15_BIT               ((unsigned int) 0x1 << 12) // (USART) Asynchronous (SYNC=0) 2 stop bits Synchronous (SYNC=1) 2 stop bits
834
#define         AT91C_US_NBSTOP_2_BIT                ((unsigned int) 0x2 << 12) // (USART) 2 stop bits
835
#define AT91C_US_MSBF         ((unsigned int) 0x1 << 16) // (USART) Bit Order
836
#define AT91C_US_MODE9        ((unsigned int) 0x1 << 17) // (USART) 9-bit Character length
837
#define AT91C_US_CKLO         ((unsigned int) 0x1 << 18) // (USART) Clock Output Select
838
#define AT91C_US_OVER         ((unsigned int) 0x1 << 19) // (USART) Over Sampling Mode
839
#define AT91C_US_INACK        ((unsigned int) 0x1 << 20) // (USART) Inhibit Non Acknowledge
840
#define AT91C_US_DSNACK       ((unsigned int) 0x1 << 21) // (USART) Disable Successive NACK
841
#define AT91C_US_MAX_ITER     ((unsigned int) 0x1 << 24) // (USART) Number of Repetitions
842
#define AT91C_US_FILTER       ((unsigned int) 0x1 << 28) // (USART) Receive Line Filter
843
// -------- US_IER : (USART Offset: 0x8) Debug Unit Interrupt Enable Register -------- 
844
#define AT91C_US_RXBRK        ((unsigned int) 0x1 <<  2) // (USART) Break Received/End of Break
845
#define AT91C_US_TIMEOUT      ((unsigned int) 0x1 <<  8) // (USART) Receiver Time-out
846
#define AT91C_US_ITERATION    ((unsigned int) 0x1 << 10) // (USART) Max number of Repetitions Reached
847
#define AT91C_US_NACK         ((unsigned int) 0x1 << 13) // (USART) Non Acknowledge
848
#define AT91C_US_RIIC         ((unsigned int) 0x1 << 16) // (USART) Ring INdicator Input Change Flag
849
#define AT91C_US_DSRIC        ((unsigned int) 0x1 << 17) // (USART) Data Set Ready Input Change Flag
850
#define AT91C_US_DCDIC        ((unsigned int) 0x1 << 18) // (USART) Data Carrier Flag
851
#define AT91C_US_CTSIC        ((unsigned int) 0x1 << 19) // (USART) Clear To Send Input Change Flag
852
// -------- US_IDR : (USART Offset: 0xc) Debug Unit Interrupt Disable Register -------- 
853
// -------- US_IMR : (USART Offset: 0x10) Debug Unit Interrupt Mask Register -------- 
854
// -------- US_CSR : (USART Offset: 0x14) Debug Unit Channel Status Register -------- 
855
#define AT91C_US_RI           ((unsigned int) 0x1 << 20) // (USART) Image of RI Input
856
#define AT91C_US_DSR          ((unsigned int) 0x1 << 21) // (USART) Image of DSR Input
857
#define AT91C_US_DCD          ((unsigned int) 0x1 << 22) // (USART) Image of DCD Input
858
#define AT91C_US_CTS          ((unsigned int) 0x1 << 23) // (USART) Image of CTS Input
859
 
860
// *****************************************************************************
861
//              SOFTWARE API DEFINITION  FOR Synchronous Serial Controller Interface
862
// *****************************************************************************
863
typedef struct _AT91S_SSC {
864
        AT91_REG         SSC_CR;        // Control Register
865
        AT91_REG         SSC_CMR;       // Clock Mode Register
866
        AT91_REG         Reserved0[2];  // 
867
        AT91_REG         SSC_RCMR;      // Receive Clock ModeRegister
868
        AT91_REG         SSC_RFMR;      // Receive Frame Mode Register
869
        AT91_REG         SSC_TCMR;      // Transmit Clock Mode Register
870
        AT91_REG         SSC_TFMR;      // Transmit Frame Mode Register
871
        AT91_REG         SSC_RHR;       // Receive Holding Register
872
        AT91_REG         SSC_THR;       // Transmit Holding Register
873
        AT91_REG         Reserved1[2];  // 
874
        AT91_REG         SSC_RSHR;      // Receive Sync Holding Register
875
        AT91_REG         SSC_TSHR;      // Transmit Sync Holding Register
876
        AT91_REG         Reserved2[2];  // 
877
        AT91_REG         SSC_SR;        // Status Register
878
        AT91_REG         SSC_IER;       // Interrupt Enable Register
879
        AT91_REG         SSC_IDR;       // Interrupt Disable Register
880
        AT91_REG         SSC_IMR;       // Interrupt Mask Register
881
        AT91_REG         Reserved3[44];         // 
882
        AT91_REG         SSC_RPR;       // Receive Pointer Register
883
        AT91_REG         SSC_RCR;       // Receive Counter Register
884
        AT91_REG         SSC_TPR;       // Transmit Pointer Register
885
        AT91_REG         SSC_TCR;       // Transmit Counter Register
886
        AT91_REG         SSC_RNPR;      // Receive Next Pointer Register
887
        AT91_REG         SSC_RNCR;      // Receive Next Counter Register
888
        AT91_REG         SSC_TNPR;      // Transmit Next Pointer Register
889
        AT91_REG         SSC_TNCR;      // Transmit Next Counter Register
890
        AT91_REG         SSC_PTCR;      // PDC Transfer Control Register
891
        AT91_REG         SSC_PTSR;      // PDC Transfer Status Register
892
} AT91S_SSC, *AT91PS_SSC;
893
 
894
// -------- SSC_CR : (SSC Offset: 0x0) SSC Control Register -------- 
895
#define AT91C_SSC_RXEN        ((unsigned int) 0x1 <<  0) // (SSC) Receive Enable
896
#define AT91C_SSC_RXDIS       ((unsigned int) 0x1 <<  1) // (SSC) Receive Disable
897
#define AT91C_SSC_TXEN        ((unsigned int) 0x1 <<  8) // (SSC) Transmit Enable
898
#define AT91C_SSC_TXDIS       ((unsigned int) 0x1 <<  9) // (SSC) Transmit Disable
899
#define AT91C_SSC_SWRST       ((unsigned int) 0x1 << 15) // (SSC) Software Reset
900
// -------- SSC_RCMR : (SSC Offset: 0x10) SSC Receive Clock Mode Register -------- 
901
#define AT91C_SSC_CKS         ((unsigned int) 0x3 <<  0) // (SSC) Receive/Transmit Clock Selection
902
#define         AT91C_SSC_CKS_DIV                  ((unsigned int) 0x0) // (SSC) Divided Clock
903
#define         AT91C_SSC_CKS_TK                   ((unsigned int) 0x1) // (SSC) TK Clock signal
904
#define         AT91C_SSC_CKS_RK                   ((unsigned int) 0x2) // (SSC) RK pin
905
#define AT91C_SSC_CKO         ((unsigned int) 0x7 <<  2) // (SSC) Receive/Transmit Clock Output Mode Selection
906
#define         AT91C_SSC_CKO_NONE                 ((unsigned int) 0x0 <<  2) // (SSC) Receive/Transmit Clock Output Mode: None RK pin: Input-only
907
#define         AT91C_SSC_CKO_CONTINOUS            ((unsigned int) 0x1 <<  2) // (SSC) Continuous Receive/Transmit Clock RK pin: Output
908
#define         AT91C_SSC_CKO_DATA_TX              ((unsigned int) 0x2 <<  2) // (SSC) Receive/Transmit Clock only during data transfers RK pin: Output
909
#define AT91C_SSC_CKI         ((unsigned int) 0x1 <<  5) // (SSC) Receive/Transmit Clock Inversion
910
#define AT91C_SSC_START       ((unsigned int) 0xF <<  8) // (SSC) Receive/Transmit Start Selection
911
#define         AT91C_SSC_START_CONTINOUS            ((unsigned int) 0x0 <<  8) // (SSC) Continuous, as soon as the receiver is enabled, and immediately after the end of transfer of the previous data.
912
#define         AT91C_SSC_START_TX                   ((unsigned int) 0x1 <<  8) // (SSC) Transmit/Receive start
913
#define         AT91C_SSC_START_LOW_RF               ((unsigned int) 0x2 <<  8) // (SSC) Detection of a low level on RF input
914
#define         AT91C_SSC_START_HIGH_RF              ((unsigned int) 0x3 <<  8) // (SSC) Detection of a high level on RF input
915
#define         AT91C_SSC_START_FALL_RF              ((unsigned int) 0x4 <<  8) // (SSC) Detection of a falling edge on RF input
916
#define         AT91C_SSC_START_RISE_RF              ((unsigned int) 0x5 <<  8) // (SSC) Detection of a rising edge on RF input
917
#define         AT91C_SSC_START_LEVEL_RF             ((unsigned int) 0x6 <<  8) // (SSC) Detection of any level change on RF input
918
#define         AT91C_SSC_START_EDGE_RF              ((unsigned int) 0x7 <<  8) // (SSC) Detection of any edge on RF input
919
#define         AT91C_SSC_START_0                    ((unsigned int) 0x8 <<  8) // (SSC) Compare 0
920
#define AT91C_SSC_STTDLY      ((unsigned int) 0xFF << 16) // (SSC) Receive/Transmit Start Delay
921
#define AT91C_SSC_PERIOD      ((unsigned int) 0xFF << 24) // (SSC) Receive/Transmit Period Divider Selection
922
// -------- SSC_RFMR : (SSC Offset: 0x14) SSC Receive Frame Mode Register -------- 
923
#define AT91C_SSC_DATLEN      ((unsigned int) 0x1F <<  0) // (SSC) Data Length
924
#define AT91C_SSC_LOOP        ((unsigned int) 0x1 <<  5) // (SSC) Loop Mode
925
#define AT91C_SSC_MSBF        ((unsigned int) 0x1 <<  7) // (SSC) Most Significant Bit First
926
#define AT91C_SSC_DATNB       ((unsigned int) 0xF <<  8) // (SSC) Data Number per Frame
927
#define AT91C_SSC_FSLEN       ((unsigned int) 0xF << 16) // (SSC) Receive/Transmit Frame Sync length
928
#define AT91C_SSC_FSOS        ((unsigned int) 0x7 << 20) // (SSC) Receive/Transmit Frame Sync Output Selection
929
#define         AT91C_SSC_FSOS_NONE                 ((unsigned int) 0x0 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: None RK pin Input-only
930
#define         AT91C_SSC_FSOS_NEGATIVE             ((unsigned int) 0x1 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Negative Pulse
931
#define         AT91C_SSC_FSOS_POSITIVE             ((unsigned int) 0x2 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Positive Pulse
932
#define         AT91C_SSC_FSOS_LOW                  ((unsigned int) 0x3 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Driver Low during data transfer
933
#define         AT91C_SSC_FSOS_HIGH                 ((unsigned int) 0x4 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Driver High during data transfer
934
#define         AT91C_SSC_FSOS_TOGGLE               ((unsigned int) 0x5 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Toggling at each start of data transfer
935
#define AT91C_SSC_FSEDGE      ((unsigned int) 0x1 << 24) // (SSC) Frame Sync Edge Detection
936
// -------- SSC_TCMR : (SSC Offset: 0x18) SSC Transmit Clock Mode Register -------- 
937
// -------- SSC_TFMR : (SSC Offset: 0x1c) SSC Transmit Frame Mode Register -------- 
938
#define AT91C_SSC_DATDEF      ((unsigned int) 0x1 <<  5) // (SSC) Data Default Value
939
#define AT91C_SSC_FSDEN       ((unsigned int) 0x1 << 23) // (SSC) Frame Sync Data Enable
940
// -------- SSC_SR : (SSC Offset: 0x40) SSC Status Register -------- 
941
#define AT91C_SSC_TXRDY       ((unsigned int) 0x1 <<  0) // (SSC) Transmit Ready
942
#define AT91C_SSC_TXEMPTY     ((unsigned int) 0x1 <<  1) // (SSC) Transmit Empty
943
#define AT91C_SSC_ENDTX       ((unsigned int) 0x1 <<  2) // (SSC) End Of Transmission
944
#define AT91C_SSC_TXBUFE      ((unsigned int) 0x1 <<  3) // (SSC) Transmit Buffer Empty
945
#define AT91C_SSC_RXRDY       ((unsigned int) 0x1 <<  4) // (SSC) Receive Ready
946
#define AT91C_SSC_OVRUN       ((unsigned int) 0x1 <<  5) // (SSC) Receive Overrun
947
#define AT91C_SSC_ENDRX       ((unsigned int) 0x1 <<  6) // (SSC) End of Reception
948
#define AT91C_SSC_RXBUFF      ((unsigned int) 0x1 <<  7) // (SSC) Receive Buffer Full
949
#define AT91C_SSC_TXSYN       ((unsigned int) 0x1 << 10) // (SSC) Transmit Sync
950
#define AT91C_SSC_RXSYN       ((unsigned int) 0x1 << 11) // (SSC) Receive Sync
951
#define AT91C_SSC_TXENA       ((unsigned int) 0x1 << 16) // (SSC) Transmit Enable
952
#define AT91C_SSC_RXENA       ((unsigned int) 0x1 << 17) // (SSC) Receive Enable
953
// -------- SSC_IER : (SSC Offset: 0x44) SSC Interrupt Enable Register -------- 
954
// -------- SSC_IDR : (SSC Offset: 0x48) SSC Interrupt Disable Register -------- 
955
// -------- SSC_IMR : (SSC Offset: 0x4c) SSC Interrupt Mask Register -------- 
956
 
957
// *****************************************************************************
958
//              SOFTWARE API DEFINITION  FOR Two-wire Interface
959
// *****************************************************************************
960
typedef struct _AT91S_TWI {
961
        AT91_REG         TWI_CR;        // Control Register
962
        AT91_REG         TWI_MMR;       // Master Mode Register
963
        AT91_REG         Reserved0[1];  // 
964
        AT91_REG         TWI_IADR;      // Internal Address Register
965
        AT91_REG         TWI_CWGR;      // Clock Waveform Generator Register
966
        AT91_REG         Reserved1[3];  // 
967
        AT91_REG         TWI_SR;        // Status Register
968
        AT91_REG         TWI_IER;       // Interrupt Enable Register
969
        AT91_REG         TWI_IDR;       // Interrupt Disable Register
970
        AT91_REG         TWI_IMR;       // Interrupt Mask Register
971
        AT91_REG         TWI_RHR;       // Receive Holding Register
972
        AT91_REG         TWI_THR;       // Transmit Holding Register
973
} AT91S_TWI, *AT91PS_TWI;
974
 
975
// -------- TWI_CR : (TWI Offset: 0x0) TWI Control Register -------- 
976
#define AT91C_TWI_START       ((unsigned int) 0x1 <<  0) // (TWI) Send a START Condition
977
#define AT91C_TWI_STOP        ((unsigned int) 0x1 <<  1) // (TWI) Send a STOP Condition
978
#define AT91C_TWI_MSEN        ((unsigned int) 0x1 <<  2) // (TWI) TWI Master Transfer Enabled
979
#define AT91C_TWI_MSDIS       ((unsigned int) 0x1 <<  3) // (TWI) TWI Master Transfer Disabled
980
#define AT91C_TWI_SWRST       ((unsigned int) 0x1 <<  7) // (TWI) Software Reset
981
// -------- TWI_MMR : (TWI Offset: 0x4) TWI Master Mode Register -------- 
982
#define AT91C_TWI_IADRSZ      ((unsigned int) 0x3 <<  8) // (TWI) Internal Device Address Size
983
#define         AT91C_TWI_IADRSZ_NO                   ((unsigned int) 0x0 <<  8) // (TWI) No internal device address
984
#define         AT91C_TWI_IADRSZ_1_BYTE               ((unsigned int) 0x1 <<  8) // (TWI) One-byte internal device address
985
#define         AT91C_TWI_IADRSZ_2_BYTE               ((unsigned int) 0x2 <<  8) // (TWI) Two-byte internal device address
986
#define         AT91C_TWI_IADRSZ_3_BYTE               ((unsigned int) 0x3 <<  8) // (TWI) Three-byte internal device address
987
#define AT91C_TWI_MREAD       ((unsigned int) 0x1 << 12) // (TWI) Master Read Direction
988
#define AT91C_TWI_DADR        ((unsigned int) 0x7F << 16) // (TWI) Device Address
989
// -------- TWI_CWGR : (TWI Offset: 0x10) TWI Clock Waveform Generator Register -------- 
990
#define AT91C_TWI_CLDIV       ((unsigned int) 0xFF <<  0) // (TWI) Clock Low Divider
991
#define AT91C_TWI_CHDIV       ((unsigned int) 0xFF <<  8) // (TWI) Clock High Divider
992
#define AT91C_TWI_CKDIV       ((unsigned int) 0x7 << 16) // (TWI) Clock Divider
993
// -------- TWI_SR : (TWI Offset: 0x20) TWI Status Register -------- 
994
#define AT91C_TWI_TXCOMP      ((unsigned int) 0x1 <<  0) // (TWI) Transmission Completed
995
#define AT91C_TWI_RXRDY       ((unsigned int) 0x1 <<  1) // (TWI) Receive holding register ReaDY
996
#define AT91C_TWI_TXRDY       ((unsigned int) 0x1 <<  2) // (TWI) Transmit holding register ReaDY
997
#define AT91C_TWI_OVRE        ((unsigned int) 0x1 <<  6) // (TWI) Overrun Error
998
#define AT91C_TWI_UNRE        ((unsigned int) 0x1 <<  7) // (TWI) Underrun Error
999
#define AT91C_TWI_NACK        ((unsigned int) 0x1 <<  8) // (TWI) Not Acknowledged
1000
// -------- TWI_IER : (TWI Offset: 0x24) TWI Interrupt Enable Register -------- 
1001
// -------- TWI_IDR : (TWI Offset: 0x28) TWI Interrupt Disable Register -------- 
1002
// -------- TWI_IMR : (TWI Offset: 0x2c) TWI Interrupt Mask Register -------- 
1003
 
1004
// *****************************************************************************
1005
//              SOFTWARE API DEFINITION  FOR PWMC Channel Interface
1006
// *****************************************************************************
1007
typedef struct _AT91S_PWMC_CH {
1008
        AT91_REG         PWMC_CMR;      // Channel Mode Register
1009
        AT91_REG         PWMC_CDTYR;    // Channel Duty Cycle Register
1010
        AT91_REG         PWMC_CPRDR;    // Channel Period Register
1011
        AT91_REG         PWMC_CCNTR;    // Channel Counter Register
1012
        AT91_REG         PWMC_CUPDR;    // Channel Update Register
1013
        AT91_REG         PWMC_Reserved[3];      // Reserved
1014
} AT91S_PWMC_CH, *AT91PS_PWMC_CH;
1015
 
1016
// -------- PWMC_CMR : (PWMC_CH Offset: 0x0) PWMC Channel Mode Register -------- 
1017
#define AT91C_PWMC_CPRE       ((unsigned int) 0xF <<  0) // (PWMC_CH) Channel Pre-scaler : PWMC_CLKx
1018
#define         AT91C_PWMC_CPRE_MCK                  ((unsigned int) 0x0) // (PWMC_CH) 
1019
#define         AT91C_PWMC_CPRE_MCKA                 ((unsigned int) 0xB) // (PWMC_CH) 
1020
#define         AT91C_PWMC_CPRE_MCKB                 ((unsigned int) 0xC) // (PWMC_CH) 
1021
#define AT91C_PWMC_CALG       ((unsigned int) 0x1 <<  8) // (PWMC_CH) Channel Alignment
1022
#define AT91C_PWMC_CPOL       ((unsigned int) 0x1 <<  9) // (PWMC_CH) Channel Polarity
1023
#define AT91C_PWMC_CPD        ((unsigned int) 0x1 << 10) // (PWMC_CH) Channel Update Period
1024
// -------- PWMC_CDTYR : (PWMC_CH Offset: 0x4) PWMC Channel Duty Cycle Register -------- 
1025
#define AT91C_PWMC_CDTY       ((unsigned int) 0x0 <<  0) // (PWMC_CH) Channel Duty Cycle
1026
// -------- PWMC_CPRDR : (PWMC_CH Offset: 0x8) PWMC Channel Period Register -------- 
1027
#define AT91C_PWMC_CPRD       ((unsigned int) 0x0 <<  0) // (PWMC_CH) Channel Period
1028
// -------- PWMC_CCNTR : (PWMC_CH Offset: 0xc) PWMC Channel Counter Register -------- 
1029
#define AT91C_PWMC_CCNT       ((unsigned int) 0x0 <<  0) // (PWMC_CH) Channel Counter
1030
// -------- PWMC_CUPDR : (PWMC_CH Offset: 0x10) PWMC Channel Update Register -------- 
1031
#define AT91C_PWMC_CUPD       ((unsigned int) 0x0 <<  0) // (PWMC_CH) Channel Update
1032
 
1033
// *****************************************************************************
1034
//              SOFTWARE API DEFINITION  FOR Pulse Width Modulation Controller Interface
1035
// *****************************************************************************
1036
typedef struct _AT91S_PWMC {
1037
        AT91_REG         PWMC_MR;       // PWMC Mode Register
1038
        AT91_REG         PWMC_ENA;      // PWMC Enable Register
1039
        AT91_REG         PWMC_DIS;      // PWMC Disable Register
1040
        AT91_REG         PWMC_SR;       // PWMC Status Register
1041
        AT91_REG         PWMC_IER;      // PWMC Interrupt Enable Register
1042
        AT91_REG         PWMC_IDR;      // PWMC Interrupt Disable Register
1043
        AT91_REG         PWMC_IMR;      // PWMC Interrupt Mask Register
1044
        AT91_REG         PWMC_ISR;      // PWMC Interrupt Status Register
1045
        AT91_REG         Reserved0[55];         // 
1046
        AT91_REG         PWMC_VR;       // PWMC Version Register
1047
        AT91_REG         Reserved1[64];         // 
1048
        AT91S_PWMC_CH    PWMC_CH[4];    // PWMC Channel
1049
} AT91S_PWMC, *AT91PS_PWMC;
1050
 
1051
// -------- PWMC_MR : (PWMC Offset: 0x0) PWMC Mode Register -------- 
1052
#define AT91C_PWMC_DIVA       ((unsigned int) 0xFF <<  0) // (PWMC) CLKA divide factor.
1053
#define AT91C_PWMC_PREA       ((unsigned int) 0xF <<  8) // (PWMC) Divider Input Clock Prescaler A
1054
#define         AT91C_PWMC_PREA_MCK                  ((unsigned int) 0x0 <<  8) // (PWMC) 
1055
#define AT91C_PWMC_DIVB       ((unsigned int) 0xFF << 16) // (PWMC) CLKB divide factor.
1056
#define AT91C_PWMC_PREB       ((unsigned int) 0xF << 24) // (PWMC) Divider Input Clock Prescaler B
1057
#define         AT91C_PWMC_PREB_MCK                  ((unsigned int) 0x0 << 24) // (PWMC) 
1058
// -------- PWMC_ENA : (PWMC Offset: 0x4) PWMC Enable Register -------- 
1059
#define AT91C_PWMC_CHID0      ((unsigned int) 0x1 <<  0) // (PWMC) Channel ID 0
1060
#define AT91C_PWMC_CHID1      ((unsigned int) 0x1 <<  1) // (PWMC) Channel ID 1
1061
#define AT91C_PWMC_CHID2      ((unsigned int) 0x1 <<  2) // (PWMC) Channel ID 2
1062
#define AT91C_PWMC_CHID3      ((unsigned int) 0x1 <<  3) // (PWMC) Channel ID 3
1063
// -------- PWMC_DIS : (PWMC Offset: 0x8) PWMC Disable Register -------- 
1064
// -------- PWMC_SR : (PWMC Offset: 0xc) PWMC Status Register -------- 
1065
// -------- PWMC_IER : (PWMC Offset: 0x10) PWMC Interrupt Enable Register -------- 
1066
// -------- PWMC_IDR : (PWMC Offset: 0x14) PWMC Interrupt Disable Register -------- 
1067
// -------- PWMC_IMR : (PWMC Offset: 0x18) PWMC Interrupt Mask Register -------- 
1068
// -------- PWMC_ISR : (PWMC Offset: 0x1c) PWMC Interrupt Status Register -------- 
1069
 
1070
// *****************************************************************************
1071
//              SOFTWARE API DEFINITION  FOR USB Device Interface
1072
// *****************************************************************************
1073
typedef struct _AT91S_UDP {
1074
        AT91_REG         UDP_NUM;       // Frame Number Register
1075
        AT91_REG         UDP_GLBSTATE;  // Global State Register
1076
        AT91_REG         UDP_FADDR;     // Function Address Register
1077
        AT91_REG         Reserved0[1];  // 
1078
        AT91_REG         UDP_IER;       // Interrupt Enable Register
1079
        AT91_REG         UDP_IDR;       // Interrupt Disable Register
1080
        AT91_REG         UDP_IMR;       // Interrupt Mask Register
1081
        AT91_REG         UDP_ISR;       // Interrupt Status Register
1082
        AT91_REG         UDP_ICR;       // Interrupt Clear Register
1083
        AT91_REG         Reserved1[1];  // 
1084
        AT91_REG         UDP_RSTEP;     // Reset Endpoint Register
1085
        AT91_REG         Reserved2[1];  // 
1086
        AT91_REG         UDP_CSR[6];    // Endpoint Control and Status Register
1087
        AT91_REG         Reserved3[2];  // 
1088
        AT91_REG         UDP_FDR[6];    // Endpoint FIFO Data Register
1089
        AT91_REG         Reserved4[3];  // 
1090
        AT91_REG         UDP_TXVC;      // Transceiver Control Register
1091
} AT91S_UDP, *AT91PS_UDP;
1092
 
1093
// -------- UDP_FRM_NUM : (UDP Offset: 0x0) USB Frame Number Register -------- 
1094
#define AT91C_UDP_FRM_NUM     ((unsigned int) 0x7FF <<  0) // (UDP) Frame Number as Defined in the Packet Field Formats
1095
#define AT91C_UDP_FRM_ERR     ((unsigned int) 0x1 << 16) // (UDP) Frame Error
1096
#define AT91C_UDP_FRM_OK      ((unsigned int) 0x1 << 17) // (UDP) Frame OK
1097
// -------- UDP_GLB_STATE : (UDP Offset: 0x4) USB Global State Register -------- 
1098
#define AT91C_UDP_FADDEN      ((unsigned int) 0x1 <<  0) // (UDP) Function Address Enable
1099
#define AT91C_UDP_CONFG       ((unsigned int) 0x1 <<  1) // (UDP) Configured
1100
#define AT91C_UDP_ESR         ((unsigned int) 0x1 <<  2) // (UDP) Enable Send Resume
1101
#define AT91C_UDP_RSMINPR     ((unsigned int) 0x1 <<  3) // (UDP) A Resume Has Been Sent to the Host
1102
#define AT91C_UDP_RMWUPE      ((unsigned int) 0x1 <<  4) // (UDP) Remote Wake Up Enable
1103
// -------- UDP_FADDR : (UDP Offset: 0x8) USB Function Address Register -------- 
1104
#define AT91C_UDP_FADD        ((unsigned int) 0xFF <<  0) // (UDP) Function Address Value
1105
#define AT91C_UDP_FEN         ((unsigned int) 0x1 <<  8) // (UDP) Function Enable
1106
// -------- UDP_IER : (UDP Offset: 0x10) USB Interrupt Enable Register -------- 
1107
#define AT91C_UDP_EPINT0      ((unsigned int) 0x1 <<  0) // (UDP) Endpoint 0 Interrupt
1108
#define AT91C_UDP_EPINT1      ((unsigned int) 0x1 <<  1) // (UDP) Endpoint 0 Interrupt
1109
#define AT91C_UDP_EPINT2      ((unsigned int) 0x1 <<  2) // (UDP) Endpoint 2 Interrupt
1110
#define AT91C_UDP_EPINT3      ((unsigned int) 0x1 <<  3) // (UDP) Endpoint 3 Interrupt
1111
#define AT91C_UDP_EPINT4      ((unsigned int) 0x1 <<  4) // (UDP) Endpoint 4 Interrupt
1112
#define AT91C_UDP_EPINT5      ((unsigned int) 0x1 <<  5) // (UDP) Endpoint 5 Interrupt
1113
#define AT91C_UDP_RXSUSP      ((unsigned int) 0x1 <<  8) // (UDP) USB Suspend Interrupt
1114
#define AT91C_UDP_RXRSM       ((unsigned int) 0x1 <<  9) // (UDP) USB Resume Interrupt
1115
#define AT91C_UDP_EXTRSM      ((unsigned int) 0x1 << 10) // (UDP) USB External Resume Interrupt
1116
#define AT91C_UDP_SOFINT      ((unsigned int) 0x1 << 11) // (UDP) USB Start Of frame Interrupt
1117
#define AT91C_UDP_WAKEUP      ((unsigned int) 0x1 << 13) // (UDP) USB Resume Interrupt
1118
// -------- UDP_IDR : (UDP Offset: 0x14) USB Interrupt Disable Register -------- 
1119
// -------- UDP_IMR : (UDP Offset: 0x18) USB Interrupt Mask Register -------- 
1120
// -------- UDP_ISR : (UDP Offset: 0x1c) USB Interrupt Status Register -------- 
1121
#define AT91C_UDP_ENDBUSRES   ((unsigned int) 0x1 << 12) // (UDP) USB End Of Bus Reset Interrupt
1122
// -------- UDP_ICR : (UDP Offset: 0x20) USB Interrupt Clear Register -------- 
1123
// -------- UDP_RST_EP : (UDP Offset: 0x28) USB Reset Endpoint Register -------- 
1124
#define AT91C_UDP_EP0         ((unsigned int) 0x1 <<  0) // (UDP) Reset Endpoint 0
1125
#define AT91C_UDP_EP1         ((unsigned int) 0x1 <<  1) // (UDP) Reset Endpoint 1
1126
#define AT91C_UDP_EP2         ((unsigned int) 0x1 <<  2) // (UDP) Reset Endpoint 2
1127
#define AT91C_UDP_EP3         ((unsigned int) 0x1 <<  3) // (UDP) Reset Endpoint 3
1128
#define AT91C_UDP_EP4         ((unsigned int) 0x1 <<  4) // (UDP) Reset Endpoint 4
1129
#define AT91C_UDP_EP5         ((unsigned int) 0x1 <<  5) // (UDP) Reset Endpoint 5
1130
// -------- UDP_CSR : (UDP Offset: 0x30) USB Endpoint Control and Status Register -------- 
1131
#define AT91C_UDP_TXCOMP      ((unsigned int) 0x1 <<  0) // (UDP) Generates an IN packet with data previously written in the DPR
1132
#define AT91C_UDP_RX_DATA_BK0 ((unsigned int) 0x1 <<  1) // (UDP) Receive Data Bank 0
1133
#define AT91C_UDP_RXSETUP     ((unsigned int) 0x1 <<  2) // (UDP) Sends STALL to the Host (Control endpoints)
1134
#define AT91C_UDP_ISOERROR    ((unsigned int) 0x1 <<  3) // (UDP) Isochronous error (Isochronous endpoints)
1135
#define AT91C_UDP_TXPKTRDY    ((unsigned int) 0x1 <<  4) // (UDP) Transmit Packet Ready
1136
#define AT91C_UDP_FORCESTALL  ((unsigned int) 0x1 <<  5) // (UDP) Force Stall (used by Control, Bulk and Isochronous endpoints).
1137
#define AT91C_UDP_RX_DATA_BK1 ((unsigned int) 0x1 <<  6) // (UDP) Receive Data Bank 1 (only used by endpoints with ping-pong attributes).
1138
#define AT91C_UDP_DIR         ((unsigned int) 0x1 <<  7) // (UDP) Transfer Direction
1139
#define AT91C_UDP_EPTYPE      ((unsigned int) 0x7 <<  8) // (UDP) Endpoint type
1140
#define         AT91C_UDP_EPTYPE_CTRL                 ((unsigned int) 0x0 <<  8) // (UDP) Control
1141
#define         AT91C_UDP_EPTYPE_ISO_OUT              ((unsigned int) 0x1 <<  8) // (UDP) Isochronous OUT
1142
#define         AT91C_UDP_EPTYPE_BULK_OUT             ((unsigned int) 0x2 <<  8) // (UDP) Bulk OUT
1143
#define         AT91C_UDP_EPTYPE_INT_OUT              ((unsigned int) 0x3 <<  8) // (UDP) Interrupt OUT
1144
#define         AT91C_UDP_EPTYPE_ISO_IN               ((unsigned int) 0x5 <<  8) // (UDP) Isochronous IN
1145
#define         AT91C_UDP_EPTYPE_BULK_IN              ((unsigned int) 0x6 <<  8) // (UDP) Bulk IN
1146
#define         AT91C_UDP_EPTYPE_INT_IN               ((unsigned int) 0x7 <<  8) // (UDP) Interrupt IN
1147
#define AT91C_UDP_DTGLE       ((unsigned int) 0x1 << 11) // (UDP) Data Toggle
1148
#define AT91C_UDP_EPEDS       ((unsigned int) 0x1 << 15) // (UDP) Endpoint Enable Disable
1149
#define AT91C_UDP_RXBYTECNT   ((unsigned int) 0x7FF << 16) // (UDP) Number Of Bytes Available in the FIFO
1150
// -------- UDP_TXVC : (UDP Offset: 0x74) Transceiver Control Register -------- 
1151
#define AT91C_UDP_TXVDIS      ((unsigned int) 0x1 <<  8) // (UDP) 
1152
#define AT91C_UDP_PUON        ((unsigned int) 0x1 <<  9) // (UDP) Pull-up ON
1153
 
1154
// *****************************************************************************
1155
//              SOFTWARE API DEFINITION  FOR Timer Counter Channel Interface
1156
// *****************************************************************************
1157
typedef struct _AT91S_TC {
1158
        AT91_REG         TC_CCR;        // Channel Control Register
1159
        AT91_REG         TC_CMR;        // Channel Mode Register (Capture Mode / Waveform Mode)
1160
        AT91_REG         Reserved0[2];  // 
1161
        AT91_REG         TC_CV;         // Counter Value
1162
        AT91_REG         TC_RA;         // Register A
1163
        AT91_REG         TC_RB;         // Register B
1164
        AT91_REG         TC_RC;         // Register C
1165
        AT91_REG         TC_SR;         // Status Register
1166
        AT91_REG         TC_IER;        // Interrupt Enable Register
1167
        AT91_REG         TC_IDR;        // Interrupt Disable Register
1168
        AT91_REG         TC_IMR;        // Interrupt Mask Register
1169
} AT91S_TC, *AT91PS_TC;
1170
 
1171
// -------- TC_CCR : (TC Offset: 0x0) TC Channel Control Register -------- 
1172
#define AT91C_TC_CLKEN        ((unsigned int) 0x1 <<  0) // (TC) Counter Clock Enable Command
1173
#define AT91C_TC_CLKDIS       ((unsigned int) 0x1 <<  1) // (TC) Counter Clock Disable Command
1174
#define AT91C_TC_SWTRG        ((unsigned int) 0x1 <<  2) // (TC) Software Trigger Command
1175
// -------- TC_CMR : (TC Offset: 0x4) TC Channel Mode Register: Capture Mode / Waveform Mode -------- 
1176
#define AT91C_TC_CLKS         ((unsigned int) 0x7 <<  0) // (TC) Clock Selection
1177
#define         AT91C_TC_CLKS_TIMER_DIV1_CLOCK     ((unsigned int) 0x0) // (TC) Clock selected: TIMER_DIV1_CLOCK
1178
#define         AT91C_TC_CLKS_TIMER_DIV2_CLOCK     ((unsigned int) 0x1) // (TC) Clock selected: TIMER_DIV2_CLOCK
1179
#define         AT91C_TC_CLKS_TIMER_DIV3_CLOCK     ((unsigned int) 0x2) // (TC) Clock selected: TIMER_DIV3_CLOCK
1180
#define         AT91C_TC_CLKS_TIMER_DIV4_CLOCK     ((unsigned int) 0x3) // (TC) Clock selected: TIMER_DIV4_CLOCK
1181
#define         AT91C_TC_CLKS_TIMER_DIV5_CLOCK     ((unsigned int) 0x4) // (TC) Clock selected: TIMER_DIV5_CLOCK
1182
#define         AT91C_TC_CLKS_XC0                  ((unsigned int) 0x5) // (TC) Clock selected: XC0
1183
#define         AT91C_TC_CLKS_XC1                  ((unsigned int) 0x6) // (TC) Clock selected: XC1
1184
#define         AT91C_TC_CLKS_XC2                  ((unsigned int) 0x7) // (TC) Clock selected: XC2
1185
#define AT91C_TC_CLKI         ((unsigned int) 0x1 <<  3) // (TC) Clock Invert
1186
#define AT91C_TC_BURST        ((unsigned int) 0x3 <<  4) // (TC) Burst Signal Selection
1187
#define         AT91C_TC_BURST_NONE                 ((unsigned int) 0x0 <<  4) // (TC) The clock is not gated by an external signal
1188
#define         AT91C_TC_BURST_XC0                  ((unsigned int) 0x1 <<  4) // (TC) XC0 is ANDed with the selected clock
1189
#define         AT91C_TC_BURST_XC1                  ((unsigned int) 0x2 <<  4) // (TC) XC1 is ANDed with the selected clock
1190
#define         AT91C_TC_BURST_XC2                  ((unsigned int) 0x3 <<  4) // (TC) XC2 is ANDed with the selected clock
1191
#define AT91C_TC_CPCSTOP      ((unsigned int) 0x1 <<  6) // (TC) Counter Clock Stopped with RC Compare
1192
#define AT91C_TC_LDBSTOP      ((unsigned int) 0x1 <<  6) // (TC) Counter Clock Stopped with RB Loading
1193
#define AT91C_TC_CPCDIS       ((unsigned int) 0x1 <<  7) // (TC) Counter Clock Disable with RC Compare
1194
#define AT91C_TC_LDBDIS       ((unsigned int) 0x1 <<  7) // (TC) Counter Clock Disabled with RB Loading
1195
#define AT91C_TC_ETRGEDG      ((unsigned int) 0x3 <<  8) // (TC) External Trigger Edge Selection
1196
#define         AT91C_TC_ETRGEDG_NONE                 ((unsigned int) 0x0 <<  8) // (TC) Edge: None
1197
#define         AT91C_TC_ETRGEDG_RISING               ((unsigned int) 0x1 <<  8) // (TC) Edge: rising edge
1198
#define         AT91C_TC_ETRGEDG_FALLING              ((unsigned int) 0x2 <<  8) // (TC) Edge: falling edge
1199
#define         AT91C_TC_ETRGEDG_BOTH                 ((unsigned int) 0x3 <<  8) // (TC) Edge: each edge
1200
#define AT91C_TC_EEVTEDG      ((unsigned int) 0x3 <<  8) // (TC) External Event Edge Selection
1201
#define         AT91C_TC_EEVTEDG_NONE                 ((unsigned int) 0x0 <<  8) // (TC) Edge: None
1202
#define         AT91C_TC_EEVTEDG_RISING               ((unsigned int) 0x1 <<  8) // (TC) Edge: rising edge
1203
#define         AT91C_TC_EEVTEDG_FALLING              ((unsigned int) 0x2 <<  8) // (TC) Edge: falling edge
1204
#define         AT91C_TC_EEVTEDG_BOTH                 ((unsigned int) 0x3 <<  8) // (TC) Edge: each edge
1205
#define AT91C_TC_EEVT         ((unsigned int) 0x3 << 10) // (TC) External Event  Selection
1206
#define         AT91C_TC_EEVT_TIOB                 ((unsigned int) 0x0 << 10) // (TC) Signal selected as external event: TIOB TIOB direction: input
1207
#define         AT91C_TC_EEVT_XC0                  ((unsigned int) 0x1 << 10) // (TC) Signal selected as external event: XC0 TIOB direction: output
1208
#define         AT91C_TC_EEVT_XC1                  ((unsigned int) 0x2 << 10) // (TC) Signal selected as external event: XC1 TIOB direction: output
1209
#define         AT91C_TC_EEVT_XC2                  ((unsigned int) 0x3 << 10) // (TC) Signal selected as external event: XC2 TIOB direction: output
1210
#define AT91C_TC_ABETRG       ((unsigned int) 0x1 << 10) // (TC) TIOA or TIOB External Trigger Selection
1211
#define AT91C_TC_ENETRG       ((unsigned int) 0x1 << 12) // (TC) External Event Trigger enable
1212
#define AT91C_TC_WAVESEL      ((unsigned int) 0x3 << 13) // (TC) Waveform  Selection
1213
#define         AT91C_TC_WAVESEL_UP                   ((unsigned int) 0x0 << 13) // (TC) UP mode without atomatic trigger on RC Compare
1214
#define         AT91C_TC_WAVESEL_UPDOWN               ((unsigned int) 0x1 << 13) // (TC) UPDOWN mode without automatic trigger on RC Compare
1215
#define         AT91C_TC_WAVESEL_UP_AUTO              ((unsigned int) 0x2 << 13) // (TC) UP mode with automatic trigger on RC Compare
1216
#define         AT91C_TC_WAVESEL_UPDOWN_AUTO          ((unsigned int) 0x3 << 13) // (TC) UPDOWN mode with automatic trigger on RC Compare
1217
#define AT91C_TC_CPCTRG       ((unsigned int) 0x1 << 14) // (TC) RC Compare Trigger Enable
1218
#define AT91C_TC_WAVE         ((unsigned int) 0x1 << 15) // (TC) 
1219
#define AT91C_TC_ACPA         ((unsigned int) 0x3 << 16) // (TC) RA Compare Effect on TIOA
1220
#define         AT91C_TC_ACPA_NONE                 ((unsigned int) 0x0 << 16) // (TC) Effect: none
1221
#define         AT91C_TC_ACPA_SET                  ((unsigned int) 0x1 << 16) // (TC) Effect: set
1222
#define         AT91C_TC_ACPA_CLEAR                ((unsigned int) 0x2 << 16) // (TC) Effect: clear
1223
#define         AT91C_TC_ACPA_TOGGLE               ((unsigned int) 0x3 << 16) // (TC) Effect: toggle
1224
#define AT91C_TC_LDRA         ((unsigned int) 0x3 << 16) // (TC) RA Loading Selection
1225
#define         AT91C_TC_LDRA_NONE                 ((unsigned int) 0x0 << 16) // (TC) Edge: None
1226
#define         AT91C_TC_LDRA_RISING               ((unsigned int) 0x1 << 16) // (TC) Edge: rising edge of TIOA
1227
#define         AT91C_TC_LDRA_FALLING              ((unsigned int) 0x2 << 16) // (TC) Edge: falling edge of TIOA
1228
#define         AT91C_TC_LDRA_BOTH                 ((unsigned int) 0x3 << 16) // (TC) Edge: each edge of TIOA
1229
#define AT91C_TC_ACPC         ((unsigned int) 0x3 << 18) // (TC) RC Compare Effect on TIOA
1230
#define         AT91C_TC_ACPC_NONE                 ((unsigned int) 0x0 << 18) // (TC) Effect: none
1231
#define         AT91C_TC_ACPC_SET                  ((unsigned int) 0x1 << 18) // (TC) Effect: set
1232
#define         AT91C_TC_ACPC_CLEAR                ((unsigned int) 0x2 << 18) // (TC) Effect: clear
1233
#define         AT91C_TC_ACPC_TOGGLE               ((unsigned int) 0x3 << 18) // (TC) Effect: toggle
1234
#define AT91C_TC_LDRB         ((unsigned int) 0x3 << 18) // (TC) RB Loading Selection
1235
#define         AT91C_TC_LDRB_NONE                 ((unsigned int) 0x0 << 18) // (TC) Edge: None
1236
#define         AT91C_TC_LDRB_RISING               ((unsigned int) 0x1 << 18) // (TC) Edge: rising edge of TIOA
1237
#define         AT91C_TC_LDRB_FALLING              ((unsigned int) 0x2 << 18) // (TC) Edge: falling edge of TIOA
1238
#define         AT91C_TC_LDRB_BOTH                 ((unsigned int) 0x3 << 18) // (TC) Edge: each edge of TIOA
1239
#define AT91C_TC_AEEVT        ((unsigned int) 0x3 << 20) // (TC) External Event Effect on TIOA
1240
#define         AT91C_TC_AEEVT_NONE                 ((unsigned int) 0x0 << 20) // (TC) Effect: none
1241
#define         AT91C_TC_AEEVT_SET                  ((unsigned int) 0x1 << 20) // (TC) Effect: set
1242
#define         AT91C_TC_AEEVT_CLEAR                ((unsigned int) 0x2 << 20) // (TC) Effect: clear
1243
#define         AT91C_TC_AEEVT_TOGGLE               ((unsigned int) 0x3 << 20) // (TC) Effect: toggle
1244
#define AT91C_TC_ASWTRG       ((unsigned int) 0x3 << 22) // (TC) Software Trigger Effect on TIOA
1245
#define         AT91C_TC_ASWTRG_NONE                 ((unsigned int) 0x0 << 22) // (TC) Effect: none
1246
#define         AT91C_TC_ASWTRG_SET                  ((unsigned int) 0x1 << 22) // (TC) Effect: set
1247
#define         AT91C_TC_ASWTRG_CLEAR                ((unsigned int) 0x2 << 22) // (TC) Effect: clear
1248
#define         AT91C_TC_ASWTRG_TOGGLE               ((unsigned int) 0x3 << 22) // (TC) Effect: toggle
1249
#define AT91C_TC_BCPB         ((unsigned int) 0x3 << 24) // (TC) RB Compare Effect on TIOB
1250
#define         AT91C_TC_BCPB_NONE                 ((unsigned int) 0x0 << 24) // (TC) Effect: none
1251
#define         AT91C_TC_BCPB_SET                  ((unsigned int) 0x1 << 24) // (TC) Effect: set
1252
#define         AT91C_TC_BCPB_CLEAR                ((unsigned int) 0x2 << 24) // (TC) Effect: clear
1253
#define         AT91C_TC_BCPB_TOGGLE               ((unsigned int) 0x3 << 24) // (TC) Effect: toggle
1254
#define AT91C_TC_BCPC         ((unsigned int) 0x3 << 26) // (TC) RC Compare Effect on TIOB
1255
#define         AT91C_TC_BCPC_NONE                 ((unsigned int) 0x0 << 26) // (TC) Effect: none
1256
#define         AT91C_TC_BCPC_SET                  ((unsigned int) 0x1 << 26) // (TC) Effect: set
1257
#define         AT91C_TC_BCPC_CLEAR                ((unsigned int) 0x2 << 26) // (TC) Effect: clear
1258
#define         AT91C_TC_BCPC_TOGGLE               ((unsigned int) 0x3 << 26) // (TC) Effect: toggle
1259
#define AT91C_TC_BEEVT        ((unsigned int) 0x3 << 28) // (TC) External Event Effect on TIOB
1260
#define         AT91C_TC_BEEVT_NONE                 ((unsigned int) 0x0 << 28) // (TC) Effect: none
1261
#define         AT91C_TC_BEEVT_SET                  ((unsigned int) 0x1 << 28) // (TC) Effect: set
1262
#define         AT91C_TC_BEEVT_CLEAR                ((unsigned int) 0x2 << 28) // (TC) Effect: clear
1263
#define         AT91C_TC_BEEVT_TOGGLE               ((unsigned int) 0x3 << 28) // (TC) Effect: toggle
1264
#define AT91C_TC_BSWTRG       ((unsigned int) 0x3 << 30) // (TC) Software Trigger Effect on TIOB
1265
#define         AT91C_TC_BSWTRG_NONE                 ((unsigned int) 0x0 << 30) // (TC) Effect: none
1266
#define         AT91C_TC_BSWTRG_SET                  ((unsigned int) 0x1 << 30) // (TC) Effect: set
1267
#define         AT91C_TC_BSWTRG_CLEAR                ((unsigned int) 0x2 << 30) // (TC) Effect: clear
1268
#define         AT91C_TC_BSWTRG_TOGGLE               ((unsigned int) 0x3 << 30) // (TC) Effect: toggle
1269
// -------- TC_SR : (TC Offset: 0x20) TC Channel Status Register -------- 
1270
#define AT91C_TC_COVFS        ((unsigned int) 0x1 <<  0) // (TC) Counter Overflow
1271
#define AT91C_TC_LOVRS        ((unsigned int) 0x1 <<  1) // (TC) Load Overrun
1272
#define AT91C_TC_CPAS         ((unsigned int) 0x1 <<  2) // (TC) RA Compare
1273
#define AT91C_TC_CPBS         ((unsigned int) 0x1 <<  3) // (TC) RB Compare
1274
#define AT91C_TC_CPCS         ((unsigned int) 0x1 <<  4) // (TC) RC Compare
1275
#define AT91C_TC_LDRAS        ((unsigned int) 0x1 <<  5) // (TC) RA Loading
1276
#define AT91C_TC_LDRBS        ((unsigned int) 0x1 <<  6) // (TC) RB Loading
1277
#define AT91C_TC_ETRGS        ((unsigned int) 0x1 <<  7) // (TC) External Trigger
1278
#define AT91C_TC_CLKSTA       ((unsigned int) 0x1 << 16) // (TC) Clock Enabling
1279
#define AT91C_TC_MTIOA        ((unsigned int) 0x1 << 17) // (TC) TIOA Mirror
1280
#define AT91C_TC_MTIOB        ((unsigned int) 0x1 << 18) // (TC) TIOA Mirror
1281
// -------- TC_IER : (TC Offset: 0x24) TC Channel Interrupt Enable Register -------- 
1282
// -------- TC_IDR : (TC Offset: 0x28) TC Channel Interrupt Disable Register -------- 
1283
// -------- TC_IMR : (TC Offset: 0x2c) TC Channel Interrupt Mask Register -------- 
1284
 
1285
// *****************************************************************************
1286
//              SOFTWARE API DEFINITION  FOR Timer Counter Interface
1287
// *****************************************************************************
1288
typedef struct _AT91S_TCB {
1289
        AT91S_TC         TCB_TC0;       // TC Channel 0
1290
        AT91_REG         Reserved0[4];  // 
1291
        AT91S_TC         TCB_TC1;       // TC Channel 1
1292
        AT91_REG         Reserved1[4];  // 
1293
        AT91S_TC         TCB_TC2;       // TC Channel 2
1294
        AT91_REG         Reserved2[4];  // 
1295
        AT91_REG         TCB_BCR;       // TC Block Control Register
1296
        AT91_REG         TCB_BMR;       // TC Block Mode Register
1297
} AT91S_TCB, *AT91PS_TCB;
1298
 
1299
// -------- TCB_BCR : (TCB Offset: 0xc0) TC Block Control Register -------- 
1300
#define AT91C_TCB_SYNC        ((unsigned int) 0x1 <<  0) // (TCB) Synchro Command
1301
// -------- TCB_BMR : (TCB Offset: 0xc4) TC Block Mode Register -------- 
1302
#define AT91C_TCB_TC0XC0S     ((unsigned int) 0x3 <<  0) // (TCB) External Clock Signal 0 Selection
1303
#define         AT91C_TCB_TC0XC0S_TCLK0                ((unsigned int) 0x0) // (TCB) TCLK0 connected to XC0
1304
#define         AT91C_TCB_TC0XC0S_NONE                 ((unsigned int) 0x1) // (TCB) None signal connected to XC0
1305
#define         AT91C_TCB_TC0XC0S_TIOA1                ((unsigned int) 0x2) // (TCB) TIOA1 connected to XC0
1306
#define         AT91C_TCB_TC0XC0S_TIOA2                ((unsigned int) 0x3) // (TCB) TIOA2 connected to XC0
1307
#define AT91C_TCB_TC1XC1S     ((unsigned int) 0x3 <<  2) // (TCB) External Clock Signal 1 Selection
1308
#define         AT91C_TCB_TC1XC1S_TCLK1                ((unsigned int) 0x0 <<  2) // (TCB) TCLK1 connected to XC1
1309
#define         AT91C_TCB_TC1XC1S_NONE                 ((unsigned int) 0x1 <<  2) // (TCB) None signal connected to XC1
1310
#define         AT91C_TCB_TC1XC1S_TIOA0                ((unsigned int) 0x2 <<  2) // (TCB) TIOA0 connected to XC1
1311
#define         AT91C_TCB_TC1XC1S_TIOA2                ((unsigned int) 0x3 <<  2) // (TCB) TIOA2 connected to XC1
1312
#define AT91C_TCB_TC2XC2S     ((unsigned int) 0x3 <<  4) // (TCB) External Clock Signal 2 Selection
1313
#define         AT91C_TCB_TC2XC2S_TCLK2                ((unsigned int) 0x0 <<  4) // (TCB) TCLK2 connected to XC2
1314
#define         AT91C_TCB_TC2XC2S_NONE                 ((unsigned int) 0x1 <<  4) // (TCB) None signal connected to XC2
1315
#define         AT91C_TCB_TC2XC2S_TIOA0                ((unsigned int) 0x2 <<  4) // (TCB) TIOA0 connected to XC2
1316
#define         AT91C_TCB_TC2XC2S_TIOA1                ((unsigned int) 0x3 <<  4) // (TCB) TIOA2 connected to XC2
1317
 
1318
// *****************************************************************************
1319
//              SOFTWARE API DEFINITION  FOR Control Area Network MailBox Interface
1320
// *****************************************************************************
1321
typedef struct _AT91S_CAN_MB {
1322
        AT91_REG         CAN_MB_MMR;    // MailBox Mode Register
1323
        AT91_REG         CAN_MB_MAM;    // MailBox Acceptance Mask Register
1324
        AT91_REG         CAN_MB_MID;    // MailBox ID Register
1325
        AT91_REG         CAN_MB_MFID;   // MailBox Family ID Register
1326
        AT91_REG         CAN_MB_MSR;    // MailBox Status Register
1327
        AT91_REG         CAN_MB_MDL;    // MailBox Data Low Register
1328
        AT91_REG         CAN_MB_MDH;    // MailBox Data High Register
1329
        AT91_REG         CAN_MB_MCR;    // MailBox Control Register
1330
} AT91S_CAN_MB, *AT91PS_CAN_MB;
1331
 
1332
// -------- CAN_MMR : (CAN_MB Offset: 0x0) CAN Message Mode Register -------- 
1333
#define AT91C_CAN_MTIMEMARK   ((unsigned int) 0xFFFF <<  0) // (CAN_MB) Mailbox Timemark
1334
#define AT91C_CAN_PRIOR       ((unsigned int) 0xF << 16) // (CAN_MB) Mailbox Priority
1335
#define AT91C_CAN_MOT         ((unsigned int) 0x7 << 24) // (CAN_MB) Mailbox Object Type
1336
#define         AT91C_CAN_MOT_DIS                  ((unsigned int) 0x0 << 24) // (CAN_MB) 
1337
#define         AT91C_CAN_MOT_RX                   ((unsigned int) 0x1 << 24) // (CAN_MB) 
1338
#define         AT91C_CAN_MOT_RXOVERWRITE          ((unsigned int) 0x2 << 24) // (CAN_MB) 
1339
#define         AT91C_CAN_MOT_TX                   ((unsigned int) 0x3 << 24) // (CAN_MB) 
1340
#define         AT91C_CAN_MOT_CONSUMER             ((unsigned int) 0x4 << 24) // (CAN_MB) 
1341
#define         AT91C_CAN_MOT_PRODUCER             ((unsigned int) 0x5 << 24) // (CAN_MB) 
1342
// -------- CAN_MAM : (CAN_MB Offset: 0x4) CAN Message Acceptance Mask Register -------- 
1343
#define AT91C_CAN_MIDvB       ((unsigned int) 0x3FFFF <<  0) // (CAN_MB) Complementary bits for identifier in extended mode
1344
#define AT91C_CAN_MIDvA       ((unsigned int) 0x7FF << 18) // (CAN_MB) Identifier for standard frame mode
1345
#define AT91C_CAN_MIDE        ((unsigned int) 0x1 << 29) // (CAN_MB) Identifier Version
1346
// -------- CAN_MID : (CAN_MB Offset: 0x8) CAN Message ID Register -------- 
1347
// -------- CAN_MFID : (CAN_MB Offset: 0xc) CAN Message Family ID Register -------- 
1348
// -------- CAN_MSR : (CAN_MB Offset: 0x10) CAN Message Status Register -------- 
1349
#define AT91C_CAN_MTIMESTAMP  ((unsigned int) 0xFFFF <<  0) // (CAN_MB) Timer Value
1350
#define AT91C_CAN_MDLC        ((unsigned int) 0xF << 16) // (CAN_MB) Mailbox Data Length Code
1351
#define AT91C_CAN_MRTR        ((unsigned int) 0x1 << 20) // (CAN_MB) Mailbox Remote Transmission Request
1352
#define AT91C_CAN_MABT        ((unsigned int) 0x1 << 22) // (CAN_MB) Mailbox Message Abort
1353
#define AT91C_CAN_MRDY        ((unsigned int) 0x1 << 23) // (CAN_MB) Mailbox Ready
1354
#define AT91C_CAN_MMI         ((unsigned int) 0x1 << 24) // (CAN_MB) Mailbox Message Ignored
1355
// -------- CAN_MDL : (CAN_MB Offset: 0x14) CAN Message Data Low Register -------- 
1356
// -------- CAN_MDH : (CAN_MB Offset: 0x18) CAN Message Data High Register -------- 
1357
// -------- CAN_MCR : (CAN_MB Offset: 0x1c) CAN Message Control Register -------- 
1358
#define AT91C_CAN_MACR        ((unsigned int) 0x1 << 22) // (CAN_MB) Abort Request for Mailbox
1359
#define AT91C_CAN_MTCR        ((unsigned int) 0x1 << 23) // (CAN_MB) Mailbox Transfer Command
1360
 
1361
// *****************************************************************************
1362
//              SOFTWARE API DEFINITION  FOR Control Area Network Interface
1363
// *****************************************************************************
1364
typedef struct _AT91S_CAN {
1365
        AT91_REG         CAN_MR;        // Mode Register
1366
        AT91_REG         CAN_IER;       // Interrupt Enable Register
1367
        AT91_REG         CAN_IDR;       // Interrupt Disable Register
1368
        AT91_REG         CAN_IMR;       // Interrupt Mask Register
1369
        AT91_REG         CAN_SR;        // Status Register
1370
        AT91_REG         CAN_BR;        // Baudrate Register
1371
        AT91_REG         CAN_TIM;       // Timer Register
1372
        AT91_REG         CAN_TIMESTP;   // Time Stamp Register
1373
        AT91_REG         CAN_ECR;       // Error Counter Register
1374
        AT91_REG         CAN_TCR;       // Transfer Command Register
1375
        AT91_REG         CAN_ACR;       // Abort Command Register
1376
        AT91_REG         Reserved0[52];         // 
1377
        AT91_REG         CAN_VR;        // Version Register
1378
        AT91_REG         Reserved1[64];         // 
1379
        AT91S_CAN_MB     CAN_MB0;       // CAN Mailbox 0
1380
        AT91S_CAN_MB     CAN_MB1;       // CAN Mailbox 1
1381
        AT91S_CAN_MB     CAN_MB2;       // CAN Mailbox 2
1382
        AT91S_CAN_MB     CAN_MB3;       // CAN Mailbox 3
1383
        AT91S_CAN_MB     CAN_MB4;       // CAN Mailbox 4
1384
        AT91S_CAN_MB     CAN_MB5;       // CAN Mailbox 5
1385
        AT91S_CAN_MB     CAN_MB6;       // CAN Mailbox 6
1386
        AT91S_CAN_MB     CAN_MB7;       // CAN Mailbox 7
1387
        AT91S_CAN_MB     CAN_MB8;       // CAN Mailbox 8
1388
        AT91S_CAN_MB     CAN_MB9;       // CAN Mailbox 9
1389
        AT91S_CAN_MB     CAN_MB10;      // CAN Mailbox 10
1390
        AT91S_CAN_MB     CAN_MB11;      // CAN Mailbox 11
1391
        AT91S_CAN_MB     CAN_MB12;      // CAN Mailbox 12
1392
        AT91S_CAN_MB     CAN_MB13;      // CAN Mailbox 13
1393
        AT91S_CAN_MB     CAN_MB14;      // CAN Mailbox 14
1394
        AT91S_CAN_MB     CAN_MB15;      // CAN Mailbox 15
1395
} AT91S_CAN, *AT91PS_CAN;
1396
 
1397
// -------- CAN_MR : (CAN Offset: 0x0) CAN Mode Register -------- 
1398
#define AT91C_CAN_CANEN       ((unsigned int) 0x1 <<  0) // (CAN) CAN Controller Enable
1399
#define AT91C_CAN_LPM         ((unsigned int) 0x1 <<  1) // (CAN) Disable/Enable Low Power Mode
1400
#define AT91C_CAN_ABM         ((unsigned int) 0x1 <<  2) // (CAN) Disable/Enable Autobaud/Listen Mode
1401
#define AT91C_CAN_OVL         ((unsigned int) 0x1 <<  3) // (CAN) Disable/Enable Overload Frame
1402
#define AT91C_CAN_TEOF        ((unsigned int) 0x1 <<  4) // (CAN) Time Stamp messages at each end of Frame
1403
#define AT91C_CAN_TTM         ((unsigned int) 0x1 <<  5) // (CAN) Disable/Enable Time Trigger Mode
1404
#define AT91C_CAN_TIMFRZ      ((unsigned int) 0x1 <<  6) // (CAN) Enable Timer Freeze
1405
#define AT91C_CAN_DRPT        ((unsigned int) 0x1 <<  7) // (CAN) Disable Repeat
1406
// -------- CAN_IER : (CAN Offset: 0x4) CAN Interrupt Enable Register -------- 
1407
#define AT91C_CAN_MB0         ((unsigned int) 0x1 <<  0) // (CAN) Mailbox 0 Flag
1408
#define AT91C_CAN_MB1         ((unsigned int) 0x1 <<  1) // (CAN) Mailbox 1 Flag
1409
#define AT91C_CAN_MB2         ((unsigned int) 0x1 <<  2) // (CAN) Mailbox 2 Flag
1410
#define AT91C_CAN_MB3         ((unsigned int) 0x1 <<  3) // (CAN) Mailbox 3 Flag
1411
#define AT91C_CAN_MB4         ((unsigned int) 0x1 <<  4) // (CAN) Mailbox 4 Flag
1412
#define AT91C_CAN_MB5         ((unsigned int) 0x1 <<  5) // (CAN) Mailbox 5 Flag
1413
#define AT91C_CAN_MB6         ((unsigned int) 0x1 <<  6) // (CAN) Mailbox 6 Flag
1414
#define AT91C_CAN_MB7         ((unsigned int) 0x1 <<  7) // (CAN) Mailbox 7 Flag
1415
#define AT91C_CAN_MB8         ((unsigned int) 0x1 <<  8) // (CAN) Mailbox 8 Flag
1416
#define AT91C_CAN_MB9         ((unsigned int) 0x1 <<  9) // (CAN) Mailbox 9 Flag
1417
#define AT91C_CAN_MB10        ((unsigned int) 0x1 << 10) // (CAN) Mailbox 10 Flag
1418
#define AT91C_CAN_MB11        ((unsigned int) 0x1 << 11) // (CAN) Mailbox 11 Flag
1419
#define AT91C_CAN_MB12        ((unsigned int) 0x1 << 12) // (CAN) Mailbox 12 Flag
1420
#define AT91C_CAN_MB13        ((unsigned int) 0x1 << 13) // (CAN) Mailbox 13 Flag
1421
#define AT91C_CAN_MB14        ((unsigned int) 0x1 << 14) // (CAN) Mailbox 14 Flag
1422
#define AT91C_CAN_MB15        ((unsigned int) 0x1 << 15) // (CAN) Mailbox 15 Flag
1423
#define AT91C_CAN_ERRA        ((unsigned int) 0x1 << 16) // (CAN) Error Active Mode Flag
1424
#define AT91C_CAN_WARN        ((unsigned int) 0x1 << 17) // (CAN) Warning Limit Flag
1425
#define AT91C_CAN_ERRP        ((unsigned int) 0x1 << 18) // (CAN) Error Passive Mode Flag
1426
#define AT91C_CAN_BOFF        ((unsigned int) 0x1 << 19) // (CAN) Bus Off Mode Flag
1427
#define AT91C_CAN_SLEEP       ((unsigned int) 0x1 << 20) // (CAN) Sleep Flag
1428
#define AT91C_CAN_WAKEUP      ((unsigned int) 0x1 << 21) // (CAN) Wakeup Flag
1429
#define AT91C_CAN_TOVF        ((unsigned int) 0x1 << 22) // (CAN) Timer Overflow Flag
1430
#define AT91C_CAN_TSTP        ((unsigned int) 0x1 << 23) // (CAN) Timestamp Flag
1431
#define AT91C_CAN_CERR        ((unsigned int) 0x1 << 24) // (CAN) CRC Error
1432
#define AT91C_CAN_SERR        ((unsigned int) 0x1 << 25) // (CAN) Stuffing Error
1433
#define AT91C_CAN_AERR        ((unsigned int) 0x1 << 26) // (CAN) Acknowledgment Error
1434
#define AT91C_CAN_FERR        ((unsigned int) 0x1 << 27) // (CAN) Form Error
1435
#define AT91C_CAN_BERR        ((unsigned int) 0x1 << 28) // (CAN) Bit Error
1436
// -------- CAN_IDR : (CAN Offset: 0x8) CAN Interrupt Disable Register -------- 
1437
// -------- CAN_IMR : (CAN Offset: 0xc) CAN Interrupt Mask Register -------- 
1438
// -------- CAN_SR : (CAN Offset: 0x10) CAN Status Register -------- 
1439
#define AT91C_CAN_RBSY        ((unsigned int) 0x1 << 29) // (CAN) Receiver Busy
1440
#define AT91C_CAN_TBSY        ((unsigned int) 0x1 << 30) // (CAN) Transmitter Busy
1441
#define AT91C_CAN_OVLY        ((unsigned int) 0x1 << 31) // (CAN) Overload Busy
1442
// -------- CAN_BR : (CAN Offset: 0x14) CAN Baudrate Register -------- 
1443
#define AT91C_CAN_PHASE2      ((unsigned int) 0x7 <<  0) // (CAN) Phase 2 segment
1444
#define AT91C_CAN_PHASE1      ((unsigned int) 0x7 <<  4) // (CAN) Phase 1 segment
1445
#define AT91C_CAN_PROPAG      ((unsigned int) 0x7 <<  8) // (CAN) Programmation time segment
1446
#define AT91C_CAN_SYNC        ((unsigned int) 0x3 << 12) // (CAN) Re-synchronization jump width segment
1447
#define AT91C_CAN_BRP         ((unsigned int) 0x7F << 16) // (CAN) Baudrate Prescaler
1448
#define AT91C_CAN_SMP         ((unsigned int) 0x1 << 24) // (CAN) Sampling mode
1449
// -------- CAN_TIM : (CAN Offset: 0x18) CAN Timer Register -------- 
1450
#define AT91C_CAN_TIMER       ((unsigned int) 0xFFFF <<  0) // (CAN) Timer field
1451
// -------- CAN_TIMESTP : (CAN Offset: 0x1c) CAN Timestamp Register -------- 
1452
// -------- CAN_ECR : (CAN Offset: 0x20) CAN Error Counter Register -------- 
1453
#define AT91C_CAN_REC         ((unsigned int) 0xFF <<  0) // (CAN) Receive Error Counter
1454
#define AT91C_CAN_TEC         ((unsigned int) 0xFF << 16) // (CAN) Transmit Error Counter
1455
// -------- CAN_TCR : (CAN Offset: 0x24) CAN Transfer Command Register -------- 
1456
#define AT91C_CAN_TIMRST      ((unsigned int) 0x1 << 31) // (CAN) Timer Reset Field
1457
// -------- CAN_ACR : (CAN Offset: 0x28) CAN Abort Command Register -------- 
1458
 
1459
// *****************************************************************************
1460
//              SOFTWARE API DEFINITION  FOR Ethernet MAC 10/100
1461
// *****************************************************************************
1462
typedef struct _AT91S_EMAC {
1463
        AT91_REG         EMAC_NCR;      // Network Control Register
1464
        AT91_REG         EMAC_NCFGR;    // Network Configuration Register
1465
        AT91_REG         EMAC_NSR;      // Network Status Register
1466
        AT91_REG         Reserved0[2];  // 
1467
        AT91_REG         EMAC_TSR;      // Transmit Status Register
1468
        AT91_REG         EMAC_RBQP;     // Receive Buffer Queue Pointer
1469
        AT91_REG         EMAC_TBQP;     // Transmit Buffer Queue Pointer
1470
        AT91_REG         EMAC_RSR;      // Receive Status Register
1471
        AT91_REG         EMAC_ISR;      // Interrupt Status Register
1472
        AT91_REG         EMAC_IER;      // Interrupt Enable Register
1473
        AT91_REG         EMAC_IDR;      // Interrupt Disable Register
1474
        AT91_REG         EMAC_IMR;      // Interrupt Mask Register
1475
        AT91_REG         EMAC_MAN;      // PHY Maintenance Register
1476
        AT91_REG         EMAC_PTR;      // Pause Time Register
1477
        AT91_REG         EMAC_PFR;      // Pause Frames received Register
1478
        AT91_REG         EMAC_FTO;      // Frames Transmitted OK Register
1479
        AT91_REG         EMAC_SCF;      // Single Collision Frame Register
1480
        AT91_REG         EMAC_MCF;      // Multiple Collision Frame Register
1481
        AT91_REG         EMAC_FRO;      // Frames Received OK Register
1482
        AT91_REG         EMAC_FCSE;     // Frame Check Sequence Error Register
1483
        AT91_REG         EMAC_ALE;      // Alignment Error Register
1484
        AT91_REG         EMAC_DTF;      // Deferred Transmission Frame Register
1485
        AT91_REG         EMAC_LCOL;     // Late Collision Register
1486
        AT91_REG         EMAC_ECOL;     // Excessive Collision Register
1487
        AT91_REG         EMAC_TUND;     // Transmit Underrun Error Register
1488
        AT91_REG         EMAC_CSE;      // Carrier Sense Error Register
1489
        AT91_REG         EMAC_RRE;      // Receive Ressource Error Register
1490
        AT91_REG         EMAC_ROV;      // Receive Overrun Errors Register
1491
        AT91_REG         EMAC_RSE;      // Receive Symbol Errors Register
1492
        AT91_REG         EMAC_ELE;      // Excessive Length Errors Register
1493
        AT91_REG         EMAC_RJA;      // Receive Jabbers Register
1494
        AT91_REG         EMAC_USF;      // Undersize Frames Register
1495
        AT91_REG         EMAC_STE;      // SQE Test Error Register
1496
        AT91_REG         EMAC_RLE;      // Receive Length Field Mismatch Register
1497
        AT91_REG         EMAC_TPF;      // Transmitted Pause Frames Register
1498
        AT91_REG         EMAC_HRB;      // Hash Address Bottom[31:0]
1499
        AT91_REG         EMAC_HRT;      // Hash Address Top[63:32]
1500
        AT91_REG         EMAC_SA1L;     // Specific Address 1 Bottom, First 4 bytes
1501
        AT91_REG         EMAC_SA1H;     // Specific Address 1 Top, Last 2 bytes
1502
        AT91_REG         EMAC_SA2L;     // Specific Address 2 Bottom, First 4 bytes
1503
        AT91_REG         EMAC_SA2H;     // Specific Address 2 Top, Last 2 bytes
1504
        AT91_REG         EMAC_SA3L;     // Specific Address 3 Bottom, First 4 bytes
1505
        AT91_REG         EMAC_SA3H;     // Specific Address 3 Top, Last 2 bytes
1506
        AT91_REG         EMAC_SA4L;     // Specific Address 4 Bottom, First 4 bytes
1507
        AT91_REG         EMAC_SA4H;     // Specific Address 4 Top, Last 2 bytes
1508
        AT91_REG         EMAC_TID;      // Type ID Checking Register
1509
        AT91_REG         EMAC_TPQ;      // Transmit Pause Quantum Register
1510
        AT91_REG         EMAC_USRIO;    // USER Input/Output Register
1511
        AT91_REG         EMAC_WOL;      // Wake On LAN Register
1512
        AT91_REG         Reserved1[13];         // 
1513
        AT91_REG         EMAC_REV;      // Revision Register
1514
} AT91S_EMAC, *AT91PS_EMAC;
1515
 
1516
// -------- EMAC_NCR : (EMAC Offset: 0x0)  -------- 
1517
#define AT91C_EMAC_LB         ((unsigned int) 0x1 <<  0) // (EMAC) Loopback. Optional. When set, loopback signal is at high level.
1518
#define AT91C_EMAC_LLB        ((unsigned int) 0x1 <<  1) // (EMAC) Loopback local. 
1519
#define AT91C_EMAC_RE         ((unsigned int) 0x1 <<  2) // (EMAC) Receive enable. 
1520
#define AT91C_EMAC_TE         ((unsigned int) 0x1 <<  3) // (EMAC) Transmit enable. 
1521
#define AT91C_EMAC_MPE        ((unsigned int) 0x1 <<  4) // (EMAC) Management port enable. 
1522
#define AT91C_EMAC_CLRSTAT    ((unsigned int) 0x1 <<  5) // (EMAC) Clear statistics registers. 
1523
#define AT91C_EMAC_INCSTAT    ((unsigned int) 0x1 <<  6) // (EMAC) Increment statistics registers. 
1524
#define AT91C_EMAC_WESTAT     ((unsigned int) 0x1 <<  7) // (EMAC) Write enable for statistics registers. 
1525
#define AT91C_EMAC_BP         ((unsigned int) 0x1 <<  8) // (EMAC) Back pressure. 
1526
#define AT91C_EMAC_TSTART     ((unsigned int) 0x1 <<  9) // (EMAC) Start Transmission. 
1527
#define AT91C_EMAC_THALT      ((unsigned int) 0x1 << 10) // (EMAC) Transmission Halt. 
1528
#define AT91C_EMAC_TPFR       ((unsigned int) 0x1 << 11) // (EMAC) Transmit pause frame 
1529
#define AT91C_EMAC_TZQ        ((unsigned int) 0x1 << 12) // (EMAC) Transmit zero quantum pause frame
1530
// -------- EMAC_NCFGR : (EMAC Offset: 0x4) Network Configuration Register -------- 
1531
#define AT91C_EMAC_SPD        ((unsigned int) 0x1 <<  0) // (EMAC) Speed. 
1532
#define AT91C_EMAC_FD         ((unsigned int) 0x1 <<  1) // (EMAC) Full duplex. 
1533
#define AT91C_EMAC_JFRAME     ((unsigned int) 0x1 <<  3) // (EMAC) Jumbo Frames. 
1534
#define AT91C_EMAC_CAF        ((unsigned int) 0x1 <<  4) // (EMAC) Copy all frames. 
1535
#define AT91C_EMAC_NBC        ((unsigned int) 0x1 <<  5) // (EMAC) No broadcast. 
1536
#define AT91C_EMAC_MTI        ((unsigned int) 0x1 <<  6) // (EMAC) Multicast hash event enable
1537
#define AT91C_EMAC_UNI        ((unsigned int) 0x1 <<  7) // (EMAC) Unicast hash enable. 
1538
#define AT91C_EMAC_BIG        ((unsigned int) 0x1 <<  8) // (EMAC) Receive 1522 bytes. 
1539
#define AT91C_EMAC_EAE        ((unsigned int) 0x1 <<  9) // (EMAC) External address match enable. 
1540
#define AT91C_EMAC_CLK        ((unsigned int) 0x3 << 10) // (EMAC) 
1541
#define         AT91C_EMAC_CLK_HCLK_8               ((unsigned int) 0x0 << 10) // (EMAC) HCLK divided by 8
1542
#define         AT91C_EMAC_CLK_HCLK_16              ((unsigned int) 0x1 << 10) // (EMAC) HCLK divided by 16
1543
#define         AT91C_EMAC_CLK_HCLK_32              ((unsigned int) 0x2 << 10) // (EMAC) HCLK divided by 32
1544
#define         AT91C_EMAC_CLK_HCLK_64              ((unsigned int) 0x3 << 10) // (EMAC) HCLK divided by 64
1545
#define AT91C_EMAC_RTY        ((unsigned int) 0x1 << 12) // (EMAC) 
1546
#define AT91C_EMAC_PAE        ((unsigned int) 0x1 << 13) // (EMAC) 
1547
#define AT91C_EMAC_RBOF       ((unsigned int) 0x3 << 14) // (EMAC) 
1548
#define         AT91C_EMAC_RBOF_OFFSET_0             ((unsigned int) 0x0 << 14) // (EMAC) no offset from start of receive buffer
1549
#define         AT91C_EMAC_RBOF_OFFSET_1             ((unsigned int) 0x1 << 14) // (EMAC) one byte offset from start of receive buffer
1550
#define         AT91C_EMAC_RBOF_OFFSET_2             ((unsigned int) 0x2 << 14) // (EMAC) two bytes offset from start of receive buffer
1551
#define         AT91C_EMAC_RBOF_OFFSET_3             ((unsigned int) 0x3 << 14) // (EMAC) three bytes offset from start of receive buffer
1552
#define AT91C_EMAC_RLCE       ((unsigned int) 0x1 << 16) // (EMAC) Receive Length field Checking Enable
1553
#define AT91C_EMAC_DRFCS      ((unsigned int) 0x1 << 17) // (EMAC) Discard Receive FCS
1554
#define AT91C_EMAC_EFRHD      ((unsigned int) 0x1 << 18) // (EMAC) 
1555
#define AT91C_EMAC_IRXFCS     ((unsigned int) 0x1 << 19) // (EMAC) Ignore RX FCS
1556
// -------- EMAC_NSR : (EMAC Offset: 0x8) Network Status Register -------- 
1557
#define AT91C_EMAC_LINKR      ((unsigned int) 0x1 <<  0) // (EMAC) 
1558
#define AT91C_EMAC_MDIO       ((unsigned int) 0x1 <<  1) // (EMAC) 
1559
#define AT91C_EMAC_IDLE       ((unsigned int) 0x1 <<  2) // (EMAC) 
1560
// -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Status Register -------- 
1561
#define AT91C_EMAC_UBR        ((unsigned int) 0x1 <<  0) // (EMAC) 
1562
#define AT91C_EMAC_COL        ((unsigned int) 0x1 <<  1) // (EMAC) 
1563
#define AT91C_EMAC_RLES       ((unsigned int) 0x1 <<  2) // (EMAC) 
1564
#define AT91C_EMAC_TGO        ((unsigned int) 0x1 <<  3) // (EMAC) Transmit Go
1565
#define AT91C_EMAC_BEX        ((unsigned int) 0x1 <<  4) // (EMAC) Buffers exhausted mid frame
1566
#define AT91C_EMAC_COMP       ((unsigned int) 0x1 <<  5) // (EMAC) 
1567
#define AT91C_EMAC_UND        ((unsigned int) 0x1 <<  6) // (EMAC) 
1568
// -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register -------- 
1569
#define AT91C_EMAC_BNA        ((unsigned int) 0x1 <<  0) // (EMAC) 
1570
#define AT91C_EMAC_REC        ((unsigned int) 0x1 <<  1) // (EMAC) 
1571
#define AT91C_EMAC_OVR        ((unsigned int) 0x1 <<  2) // (EMAC) 
1572
// -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register -------- 
1573
#define AT91C_EMAC_MFD        ((unsigned int) 0x1 <<  0) // (EMAC) 
1574
#define AT91C_EMAC_RCOMP      ((unsigned int) 0x1 <<  1) // (EMAC) 
1575
#define AT91C_EMAC_RXUBR      ((unsigned int) 0x1 <<  2) // (EMAC) 
1576
#define AT91C_EMAC_TXUBR      ((unsigned int) 0x1 <<  3) // (EMAC) 
1577
#define AT91C_EMAC_TUNDR      ((unsigned int) 0x1 <<  4) // (EMAC) 
1578
#define AT91C_EMAC_RLEX       ((unsigned int) 0x1 <<  5) // (EMAC) 
1579
#define AT91C_EMAC_TXERR      ((unsigned int) 0x1 <<  6) // (EMAC) 
1580
#define AT91C_EMAC_TCOMP      ((unsigned int) 0x1 <<  7) // (EMAC) 
1581
#define AT91C_EMAC_LINK       ((unsigned int) 0x1 <<  9) // (EMAC) 
1582
#define AT91C_EMAC_ROVR       ((unsigned int) 0x1 << 10) // (EMAC) 
1583
#define AT91C_EMAC_HRESP      ((unsigned int) 0x1 << 11) // (EMAC) 
1584
#define AT91C_EMAC_PFRE       ((unsigned int) 0x1 << 12) // (EMAC) 
1585
#define AT91C_EMAC_PTZ        ((unsigned int) 0x1 << 13) // (EMAC) 
1586
// -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register -------- 
1587
// -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register -------- 
1588
// -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register -------- 
1589
// -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register -------- 
1590
#define AT91C_EMAC_DATA       ((unsigned int) 0xFFFF <<  0) // (EMAC) 
1591
#define AT91C_EMAC_CODE       ((unsigned int) 0x3 << 16) // (EMAC) 
1592
#define AT91C_EMAC_REGA       ((unsigned int) 0x1F << 18) // (EMAC) 
1593
#define AT91C_EMAC_PHYA       ((unsigned int) 0x1F << 23) // (EMAC) 
1594
#define AT91C_EMAC_RW         ((unsigned int) 0x3 << 28) // (EMAC) 
1595
#define AT91C_EMAC_SOF        ((unsigned int) 0x3 << 30) // (EMAC) 
1596
// -------- EMAC_USRIO : (EMAC Offset: 0xc0) USER Input Output Register -------- 
1597
#define AT91C_EMAC_RMII       ((unsigned int) 0x1 <<  0) // (EMAC) Reduce MII
1598
// -------- EMAC_WOL : (EMAC Offset: 0xc4) Wake On LAN Register -------- 
1599
#define AT91C_EMAC_IP         ((unsigned int) 0xFFFF <<  0) // (EMAC) ARP request IP address
1600
#define AT91C_EMAC_MAG        ((unsigned int) 0x1 << 16) // (EMAC) Magic packet event enable
1601
#define AT91C_EMAC_ARP        ((unsigned int) 0x1 << 17) // (EMAC) ARP request event enable
1602
#define AT91C_EMAC_SA1        ((unsigned int) 0x1 << 18) // (EMAC) Specific address register 1 event enable
1603
// -------- EMAC_REV : (EMAC Offset: 0xfc) Revision Register -------- 
1604
#define AT91C_EMAC_REVREF     ((unsigned int) 0xFFFF <<  0) // (EMAC) 
1605
#define AT91C_EMAC_PARTREF    ((unsigned int) 0xFFFF << 16) // (EMAC) 
1606
 
1607
// *****************************************************************************
1608
//              SOFTWARE API DEFINITION  FOR Analog to Digital Convertor
1609
// *****************************************************************************
1610
typedef struct _AT91S_ADC {
1611
        AT91_REG         ADC_CR;        // ADC Control Register
1612
        AT91_REG         ADC_MR;        // ADC Mode Register
1613
        AT91_REG         Reserved0[2];  // 
1614
        AT91_REG         ADC_CHER;      // ADC Channel Enable Register
1615
        AT91_REG         ADC_CHDR;      // ADC Channel Disable Register
1616
        AT91_REG         ADC_CHSR;      // ADC Channel Status Register
1617
        AT91_REG         ADC_SR;        // ADC Status Register
1618
        AT91_REG         ADC_LCDR;      // ADC Last Converted Data Register
1619
        AT91_REG         ADC_IER;       // ADC Interrupt Enable Register
1620
        AT91_REG         ADC_IDR;       // ADC Interrupt Disable Register
1621
        AT91_REG         ADC_IMR;       // ADC Interrupt Mask Register
1622
        AT91_REG         ADC_CDR0;      // ADC Channel Data Register 0
1623
        AT91_REG         ADC_CDR1;      // ADC Channel Data Register 1
1624
        AT91_REG         ADC_CDR2;      // ADC Channel Data Register 2
1625
        AT91_REG         ADC_CDR3;      // ADC Channel Data Register 3
1626
        AT91_REG         ADC_CDR4;      // ADC Channel Data Register 4
1627
        AT91_REG         ADC_CDR5;      // ADC Channel Data Register 5
1628
        AT91_REG         ADC_CDR6;      // ADC Channel Data Register 6
1629
        AT91_REG         ADC_CDR7;      // ADC Channel Data Register 7
1630
        AT91_REG         Reserved1[44];         // 
1631
        AT91_REG         ADC_RPR;       // Receive Pointer Register
1632
        AT91_REG         ADC_RCR;       // Receive Counter Register
1633
        AT91_REG         ADC_TPR;       // Transmit Pointer Register
1634
        AT91_REG         ADC_TCR;       // Transmit Counter Register
1635
        AT91_REG         ADC_RNPR;      // Receive Next Pointer Register
1636
        AT91_REG         ADC_RNCR;      // Receive Next Counter Register
1637
        AT91_REG         ADC_TNPR;      // Transmit Next Pointer Register
1638
        AT91_REG         ADC_TNCR;      // Transmit Next Counter Register
1639
        AT91_REG         ADC_PTCR;      // PDC Transfer Control Register
1640
        AT91_REG         ADC_PTSR;      // PDC Transfer Status Register
1641
} AT91S_ADC, *AT91PS_ADC;
1642
 
1643
// -------- ADC_CR : (ADC Offset: 0x0) ADC Control Register -------- 
1644
#define AT91C_ADC_SWRST       ((unsigned int) 0x1 <<  0) // (ADC) Software Reset
1645
#define AT91C_ADC_START       ((unsigned int) 0x1 <<  1) // (ADC) Start Conversion
1646
// -------- ADC_MR : (ADC Offset: 0x4) ADC Mode Register -------- 
1647
#define AT91C_ADC_TRGEN       ((unsigned int) 0x1 <<  0) // (ADC) Trigger Enable
1648
#define         AT91C_ADC_TRGEN_DIS                  ((unsigned int) 0x0) // (ADC) Hradware triggers are disabled. Starting a conversion is only possible by software
1649
#define         AT91C_ADC_TRGEN_EN                   ((unsigned int) 0x1) // (ADC) Hardware trigger selected by TRGSEL field is enabled.
1650
#define AT91C_ADC_TRGSEL      ((unsigned int) 0x7 <<  1) // (ADC) Trigger Selection
1651
#define         AT91C_ADC_TRGSEL_TIOA0                ((unsigned int) 0x0 <<  1) // (ADC) Selected TRGSEL = TIAO0
1652
#define         AT91C_ADC_TRGSEL_TIOA1                ((unsigned int) 0x1 <<  1) // (ADC) Selected TRGSEL = TIAO1
1653
#define         AT91C_ADC_TRGSEL_TIOA2                ((unsigned int) 0x2 <<  1) // (ADC) Selected TRGSEL = TIAO2
1654
#define         AT91C_ADC_TRGSEL_TIOA3                ((unsigned int) 0x3 <<  1) // (ADC) Selected TRGSEL = TIAO3
1655
#define         AT91C_ADC_TRGSEL_TIOA4                ((unsigned int) 0x4 <<  1) // (ADC) Selected TRGSEL = TIAO4
1656
#define         AT91C_ADC_TRGSEL_TIOA5                ((unsigned int) 0x5 <<  1) // (ADC) Selected TRGSEL = TIAO5
1657
#define         AT91C_ADC_TRGSEL_EXT                  ((unsigned int) 0x6 <<  1) // (ADC) Selected TRGSEL = External Trigger
1658
#define AT91C_ADC_LOWRES      ((unsigned int) 0x1 <<  4) // (ADC) Resolution.
1659
#define         AT91C_ADC_LOWRES_10_BIT               ((unsigned int) 0x0 <<  4) // (ADC) 10-bit resolution
1660
#define         AT91C_ADC_LOWRES_8_BIT                ((unsigned int) 0x1 <<  4) // (ADC) 8-bit resolution
1661
#define AT91C_ADC_SLEEP       ((unsigned int) 0x1 <<  5) // (ADC) Sleep Mode
1662
#define         AT91C_ADC_SLEEP_NORMAL_MODE          ((unsigned int) 0x0 <<  5) // (ADC) Normal Mode
1663
#define         AT91C_ADC_SLEEP_MODE                 ((unsigned int) 0x1 <<  5) // (ADC) Sleep Mode
1664
#define AT91C_ADC_PRESCAL     ((unsigned int) 0x3F <<  8) // (ADC) Prescaler rate selection
1665
#define AT91C_ADC_STARTUP     ((unsigned int) 0x1F << 16) // (ADC) Startup Time
1666
#define AT91C_ADC_SHTIM       ((unsigned int) 0xF << 24) // (ADC) Sample & Hold Time
1667
// --------     ADC_CHER : (ADC Offset: 0x10) ADC Channel Enable Register -------- 
1668
#define AT91C_ADC_CH0         ((unsigned int) 0x1 <<  0) // (ADC) Channel 0
1669
#define AT91C_ADC_CH1         ((unsigned int) 0x1 <<  1) // (ADC) Channel 1
1670
#define AT91C_ADC_CH2         ((unsigned int) 0x1 <<  2) // (ADC) Channel 2
1671
#define AT91C_ADC_CH3         ((unsigned int) 0x1 <<  3) // (ADC) Channel 3
1672
#define AT91C_ADC_CH4         ((unsigned int) 0x1 <<  4) // (ADC) Channel 4
1673
#define AT91C_ADC_CH5         ((unsigned int) 0x1 <<  5) // (ADC) Channel 5
1674
#define AT91C_ADC_CH6         ((unsigned int) 0x1 <<  6) // (ADC) Channel 6
1675
#define AT91C_ADC_CH7         ((unsigned int) 0x1 <<  7) // (ADC) Channel 7
1676
// --------     ADC_CHDR : (ADC Offset: 0x14) ADC Channel Disable Register -------- 
1677
// --------     ADC_CHSR : (ADC Offset: 0x18) ADC Channel Status Register -------- 
1678
// -------- ADC_SR : (ADC Offset: 0x1c) ADC Status Register -------- 
1679
#define AT91C_ADC_EOC0        ((unsigned int) 0x1 <<  0) // (ADC) End of Conversion
1680
#define AT91C_ADC_EOC1        ((unsigned int) 0x1 <<  1) // (ADC) End of Conversion
1681
#define AT91C_ADC_EOC2        ((unsigned int) 0x1 <<  2) // (ADC) End of Conversion
1682
#define AT91C_ADC_EOC3        ((unsigned int) 0x1 <<  3) // (ADC) End of Conversion
1683
#define AT91C_ADC_EOC4        ((unsigned int) 0x1 <<  4) // (ADC) End of Conversion
1684
#define AT91C_ADC_EOC5        ((unsigned int) 0x1 <<  5) // (ADC) End of Conversion
1685
#define AT91C_ADC_EOC6        ((unsigned int) 0x1 <<  6) // (ADC) End of Conversion
1686
#define AT91C_ADC_EOC7        ((unsigned int) 0x1 <<  7) // (ADC) End of Conversion
1687
#define AT91C_ADC_OVRE0       ((unsigned int) 0x1 <<  8) // (ADC) Overrun Error
1688
#define AT91C_ADC_OVRE1       ((unsigned int) 0x1 <<  9) // (ADC) Overrun Error
1689
#define AT91C_ADC_OVRE2       ((unsigned int) 0x1 << 10) // (ADC) Overrun Error
1690
#define AT91C_ADC_OVRE3       ((unsigned int) 0x1 << 11) // (ADC) Overrun Error
1691
#define AT91C_ADC_OVRE4       ((unsigned int) 0x1 << 12) // (ADC) Overrun Error
1692
#define AT91C_ADC_OVRE5       ((unsigned int) 0x1 << 13) // (ADC) Overrun Error
1693
#define AT91C_ADC_OVRE6       ((unsigned int) 0x1 << 14) // (ADC) Overrun Error
1694
#define AT91C_ADC_OVRE7       ((unsigned int) 0x1 << 15) // (ADC) Overrun Error
1695
#define AT91C_ADC_DRDY        ((unsigned int) 0x1 << 16) // (ADC) Data Ready
1696
#define AT91C_ADC_GOVRE       ((unsigned int) 0x1 << 17) // (ADC) General Overrun
1697
#define AT91C_ADC_ENDRX       ((unsigned int) 0x1 << 18) // (ADC) End of Receiver Transfer
1698
#define AT91C_ADC_RXBUFF      ((unsigned int) 0x1 << 19) // (ADC) RXBUFF Interrupt
1699
// -------- ADC_LCDR : (ADC Offset: 0x20) ADC Last Converted Data Register -------- 
1700
#define AT91C_ADC_LDATA       ((unsigned int) 0x3FF <<  0) // (ADC) Last Data Converted
1701
// -------- ADC_IER : (ADC Offset: 0x24) ADC Interrupt Enable Register -------- 
1702
// -------- ADC_IDR : (ADC Offset: 0x28) ADC Interrupt Disable Register -------- 
1703
// -------- ADC_IMR : (ADC Offset: 0x2c) ADC Interrupt Mask Register -------- 
1704
// -------- ADC_CDR0 : (ADC Offset: 0x30) ADC Channel Data Register 0 -------- 
1705
#define AT91C_ADC_DATA        ((unsigned int) 0x3FF <<  0) // (ADC) Converted Data
1706
// -------- ADC_CDR1 : (ADC Offset: 0x34) ADC Channel Data Register 1 -------- 
1707
// -------- ADC_CDR2 : (ADC Offset: 0x38) ADC Channel Data Register 2 -------- 
1708
// -------- ADC_CDR3 : (ADC Offset: 0x3c) ADC Channel Data Register 3 -------- 
1709
// -------- ADC_CDR4 : (ADC Offset: 0x40) ADC Channel Data Register 4 -------- 
1710
// -------- ADC_CDR5 : (ADC Offset: 0x44) ADC Channel Data Register 5 -------- 
1711
// -------- ADC_CDR6 : (ADC Offset: 0x48) ADC Channel Data Register 6 -------- 
1712
// -------- ADC_CDR7 : (ADC Offset: 0x4c) ADC Channel Data Register 7 -------- 
1713
 
1714
// *****************************************************************************
1715
//              SOFTWARE API DEFINITION  FOR Advanced  Encryption Standard
1716
// *****************************************************************************
1717
typedef struct _AT91S_AES {
1718
        AT91_REG         AES_CR;        // Control Register
1719
        AT91_REG         AES_MR;        // Mode Register
1720
        AT91_REG         Reserved0[2];  // 
1721
        AT91_REG         AES_IER;       // Interrupt Enable Register
1722
        AT91_REG         AES_IDR;       // Interrupt Disable Register
1723
        AT91_REG         AES_IMR;       // Interrupt Mask Register
1724
        AT91_REG         AES_ISR;       // Interrupt Status Register
1725
        AT91_REG         AES_KEYWxR[4];         // Key Word x Register
1726
        AT91_REG         Reserved1[4];  // 
1727
        AT91_REG         AES_IDATAxR[4];        // Input Data x Register
1728
        AT91_REG         AES_ODATAxR[4];        // Output Data x Register
1729
        AT91_REG         AES_IVxR[4];   // Initialization Vector x Register
1730
        AT91_REG         Reserved2[35];         // 
1731
        AT91_REG         AES_VR;        // AES Version Register
1732
        AT91_REG         AES_RPR;       // Receive Pointer Register
1733
        AT91_REG         AES_RCR;       // Receive Counter Register
1734
        AT91_REG         AES_TPR;       // Transmit Pointer Register
1735
        AT91_REG         AES_TCR;       // Transmit Counter Register
1736
        AT91_REG         AES_RNPR;      // Receive Next Pointer Register
1737
        AT91_REG         AES_RNCR;      // Receive Next Counter Register
1738
        AT91_REG         AES_TNPR;      // Transmit Next Pointer Register
1739
        AT91_REG         AES_TNCR;      // Transmit Next Counter Register
1740
        AT91_REG         AES_PTCR;      // PDC Transfer Control Register
1741
        AT91_REG         AES_PTSR;      // PDC Transfer Status Register
1742
} AT91S_AES, *AT91PS_AES;
1743
 
1744
// -------- AES_CR : (AES Offset: 0x0) Control Register -------- 
1745
#define AT91C_AES_START       ((unsigned int) 0x1 <<  0) // (AES) Starts Processing
1746
#define AT91C_AES_SWRST       ((unsigned int) 0x1 <<  8) // (AES) Software Reset
1747
#define AT91C_AES_LOADSEED    ((unsigned int) 0x1 << 16) // (AES) Random Number Generator Seed Loading
1748
// -------- AES_MR : (AES Offset: 0x4) Mode Register -------- 
1749
#define AT91C_AES_CIPHER      ((unsigned int) 0x1 <<  0) // (AES) Processing Mode
1750
#define AT91C_AES_PROCDLY     ((unsigned int) 0xF <<  4) // (AES) Processing Delay
1751
#define AT91C_AES_SMOD        ((unsigned int) 0x3 <<  8) // (AES) Start Mode
1752
#define         AT91C_AES_SMOD_MANUAL               ((unsigned int) 0x0 <<  8) // (AES) Manual Mode: The START bit in register AES_CR must be set to begin encryption or decryption.
1753
#define         AT91C_AES_SMOD_AUTO                 ((unsigned int) 0x1 <<  8) // (AES) Auto Mode: no action in AES_CR is necessary (cf datasheet).
1754
#define         AT91C_AES_SMOD_PDC                  ((unsigned int) 0x2 <<  8) // (AES) PDC Mode (cf datasheet).
1755
#define AT91C_AES_OPMOD       ((unsigned int) 0x7 << 12) // (AES) Operation Mode
1756
#define         AT91C_AES_OPMOD_ECB                  ((unsigned int) 0x0 << 12) // (AES) ECB Electronic CodeBook mode.
1757
#define         AT91C_AES_OPMOD_CBC                  ((unsigned int) 0x1 << 12) // (AES) CBC Cipher Block Chaining mode.
1758
#define         AT91C_AES_OPMOD_OFB                  ((unsigned int) 0x2 << 12) // (AES) OFB Output Feedback mode.
1759
#define         AT91C_AES_OPMOD_CFB                  ((unsigned int) 0x3 << 12) // (AES) CFB Cipher Feedback mode.
1760
#define         AT91C_AES_OPMOD_CTR                  ((unsigned int) 0x4 << 12) // (AES) CTR Counter mode.
1761
#define AT91C_AES_LOD         ((unsigned int) 0x1 << 15) // (AES) Last Output Data Mode
1762
#define AT91C_AES_CFBS        ((unsigned int) 0x7 << 16) // (AES) Cipher Feedback Data Size
1763
#define         AT91C_AES_CFBS_128_BIT              ((unsigned int) 0x0 << 16) // (AES) 128-bit.
1764
#define         AT91C_AES_CFBS_64_BIT               ((unsigned int) 0x1 << 16) // (AES) 64-bit.
1765
#define         AT91C_AES_CFBS_32_BIT               ((unsigned int) 0x2 << 16) // (AES) 32-bit.
1766
#define         AT91C_AES_CFBS_16_BIT               ((unsigned int) 0x3 << 16) // (AES) 16-bit.
1767
#define         AT91C_AES_CFBS_8_BIT                ((unsigned int) 0x4 << 16) // (AES) 8-bit.
1768
#define AT91C_AES_CKEY        ((unsigned int) 0xF << 20) // (AES) Countermeasure Key
1769
#define AT91C_AES_CTYPE       ((unsigned int) 0x1F << 24) // (AES) Countermeasure Type
1770
#define         AT91C_AES_CTYPE_TYPE1_EN             ((unsigned int) 0x1 << 24) // (AES) Countermeasure type 1 is enabled.
1771
#define         AT91C_AES_CTYPE_TYPE2_EN             ((unsigned int) 0x2 << 24) // (AES) Countermeasure type 2 is enabled.
1772
#define         AT91C_AES_CTYPE_TYPE3_EN             ((unsigned int) 0x4 << 24) // (AES) Countermeasure type 3 is enabled.
1773
#define         AT91C_AES_CTYPE_TYPE4_EN             ((unsigned int) 0x8 << 24) // (AES) Countermeasure type 4 is enabled.
1774
#define         AT91C_AES_CTYPE_TYPE5_EN             ((unsigned int) 0x10 << 24) // (AES) Countermeasure type 5 is enabled.
1775
// -------- AES_IER : (AES Offset: 0x10) Interrupt Enable Register -------- 
1776
#define AT91C_AES_DATRDY      ((unsigned int) 0x1 <<  0) // (AES) DATRDY
1777
#define AT91C_AES_ENDRX       ((unsigned int) 0x1 <<  1) // (AES) PDC Read Buffer End
1778
#define AT91C_AES_ENDTX       ((unsigned int) 0x1 <<  2) // (AES) PDC Write Buffer End
1779
#define AT91C_AES_RXBUFF      ((unsigned int) 0x1 <<  3) // (AES) PDC Read Buffer Full
1780
#define AT91C_AES_TXBUFE      ((unsigned int) 0x1 <<  4) // (AES) PDC Write Buffer Empty
1781
#define AT91C_AES_URAD        ((unsigned int) 0x1 <<  8) // (AES) Unspecified Register Access Detection
1782
// -------- AES_IDR : (AES Offset: 0x14) Interrupt Disable Register -------- 
1783
// -------- AES_IMR : (AES Offset: 0x18) Interrupt Mask Register -------- 
1784
// -------- AES_ISR : (AES Offset: 0x1c) Interrupt Status Register -------- 
1785
#define AT91C_AES_URAT        ((unsigned int) 0x7 << 12) // (AES) Unspecified Register Access Type Status
1786
#define         AT91C_AES_URAT_IN_DAT_WRITE_DATPROC ((unsigned int) 0x0 << 12) // (AES) Input data register written during the data processing in PDC mode.
1787
#define         AT91C_AES_URAT_OUT_DAT_READ_DATPROC ((unsigned int) 0x1 << 12) // (AES) Output data register read during the data processing.
1788
#define         AT91C_AES_URAT_MODEREG_WRITE_DATPROC ((unsigned int) 0x2 << 12) // (AES) Mode register written during the data processing.
1789
#define         AT91C_AES_URAT_OUT_DAT_READ_SUBKEY  ((unsigned int) 0x3 << 12) // (AES) Output data register read during the sub-keys generation.
1790
#define         AT91C_AES_URAT_MODEREG_WRITE_SUBKEY ((unsigned int) 0x4 << 12) // (AES) Mode register written during the sub-keys generation.
1791
#define         AT91C_AES_URAT_WO_REG_READ          ((unsigned int) 0x5 << 12) // (AES) Write-only register read access.
1792
 
1793
// *****************************************************************************
1794
//              SOFTWARE API DEFINITION  FOR Triple Data Encryption Standard
1795
// *****************************************************************************
1796
typedef struct _AT91S_TDES {
1797
        AT91_REG         TDES_CR;       // Control Register
1798
        AT91_REG         TDES_MR;       // Mode Register
1799
        AT91_REG         Reserved0[2];  // 
1800
        AT91_REG         TDES_IER;      // Interrupt Enable Register
1801
        AT91_REG         TDES_IDR;      // Interrupt Disable Register
1802
        AT91_REG         TDES_IMR;      // Interrupt Mask Register
1803
        AT91_REG         TDES_ISR;      // Interrupt Status Register
1804
        AT91_REG         TDES_KEY1WxR[2];       // Key 1 Word x Register
1805
        AT91_REG         TDES_KEY2WxR[2];       // Key 2 Word x Register
1806
        AT91_REG         TDES_KEY3WxR[2];       // Key 3 Word x Register
1807
        AT91_REG         Reserved1[2];  // 
1808
        AT91_REG         TDES_IDATAxR[2];       // Input Data x Register
1809
        AT91_REG         Reserved2[2];  // 
1810
        AT91_REG         TDES_ODATAxR[2];       // Output Data x Register
1811
        AT91_REG         Reserved3[2];  // 
1812
        AT91_REG         TDES_IVxR[2];  // Initialization Vector x Register
1813
        AT91_REG         Reserved4[37];         // 
1814
        AT91_REG         TDES_VR;       // TDES Version Register
1815
        AT91_REG         TDES_RPR;      // Receive Pointer Register
1816
        AT91_REG         TDES_RCR;      // Receive Counter Register
1817
        AT91_REG         TDES_TPR;      // Transmit Pointer Register
1818
        AT91_REG         TDES_TCR;      // Transmit Counter Register
1819
        AT91_REG         TDES_RNPR;     // Receive Next Pointer Register
1820
        AT91_REG         TDES_RNCR;     // Receive Next Counter Register
1821
        AT91_REG         TDES_TNPR;     // Transmit Next Pointer Register
1822
        AT91_REG         TDES_TNCR;     // Transmit Next Counter Register
1823
        AT91_REG         TDES_PTCR;     // PDC Transfer Control Register
1824
        AT91_REG         TDES_PTSR;     // PDC Transfer Status Register
1825
} AT91S_TDES, *AT91PS_TDES;
1826
 
1827
// -------- TDES_CR : (TDES Offset: 0x0) Control Register -------- 
1828
#define AT91C_TDES_START      ((unsigned int) 0x1 <<  0) // (TDES) Starts Processing
1829
#define AT91C_TDES_SWRST      ((unsigned int) 0x1 <<  8) // (TDES) Software Reset
1830
// -------- TDES_MR : (TDES Offset: 0x4) Mode Register -------- 
1831
#define AT91C_TDES_CIPHER     ((unsigned int) 0x1 <<  0) // (TDES) Processing Mode
1832
#define AT91C_TDES_TDESMOD    ((unsigned int) 0x1 <<  1) // (TDES) Single or Triple DES Mode
1833
#define AT91C_TDES_KEYMOD     ((unsigned int) 0x1 <<  4) // (TDES) Key Mode
1834
#define AT91C_TDES_SMOD       ((unsigned int) 0x3 <<  8) // (TDES) Start Mode
1835
#define         AT91C_TDES_SMOD_MANUAL               ((unsigned int) 0x0 <<  8) // (TDES) Manual Mode: The START bit in register TDES_CR must be set to begin encryption or decryption.
1836
#define         AT91C_TDES_SMOD_AUTO                 ((unsigned int) 0x1 <<  8) // (TDES) Auto Mode: no action in TDES_CR is necessary (cf datasheet).
1837
#define         AT91C_TDES_SMOD_PDC                  ((unsigned int) 0x2 <<  8) // (TDES) PDC Mode (cf datasheet).
1838
#define AT91C_TDES_OPMOD      ((unsigned int) 0x3 << 12) // (TDES) Operation Mode
1839
#define         AT91C_TDES_OPMOD_ECB                  ((unsigned int) 0x0 << 12) // (TDES) ECB Electronic CodeBook mode.
1840
#define         AT91C_TDES_OPMOD_CBC                  ((unsigned int) 0x1 << 12) // (TDES) CBC Cipher Block Chaining mode.
1841
#define         AT91C_TDES_OPMOD_OFB                  ((unsigned int) 0x2 << 12) // (TDES) OFB Output Feedback mode.
1842
#define         AT91C_TDES_OPMOD_CFB                  ((unsigned int) 0x3 << 12) // (TDES) CFB Cipher Feedback mode.
1843
#define AT91C_TDES_LOD        ((unsigned int) 0x1 << 15) // (TDES) Last Output Data Mode
1844
#define AT91C_TDES_CFBS       ((unsigned int) 0x3 << 16) // (TDES) Cipher Feedback Data Size
1845
#define         AT91C_TDES_CFBS_64_BIT               ((unsigned int) 0x0 << 16) // (TDES) 64-bit.
1846
#define         AT91C_TDES_CFBS_32_BIT               ((unsigned int) 0x1 << 16) // (TDES) 32-bit.
1847
#define         AT91C_TDES_CFBS_16_BIT               ((unsigned int) 0x2 << 16) // (TDES) 16-bit.
1848
#define         AT91C_TDES_CFBS_8_BIT                ((unsigned int) 0x3 << 16) // (TDES) 8-bit.
1849
// -------- TDES_IER : (TDES Offset: 0x10) Interrupt Enable Register -------- 
1850
#define AT91C_TDES_DATRDY     ((unsigned int) 0x1 <<  0) // (TDES) DATRDY
1851
#define AT91C_TDES_ENDRX      ((unsigned int) 0x1 <<  1) // (TDES) PDC Read Buffer End
1852
#define AT91C_TDES_ENDTX      ((unsigned int) 0x1 <<  2) // (TDES) PDC Write Buffer End
1853
#define AT91C_TDES_RXBUFF     ((unsigned int) 0x1 <<  3) // (TDES) PDC Read Buffer Full
1854
#define AT91C_TDES_TXBUFE     ((unsigned int) 0x1 <<  4) // (TDES) PDC Write Buffer Empty
1855
#define AT91C_TDES_URAD       ((unsigned int) 0x1 <<  8) // (TDES) Unspecified Register Access Detection
1856
// -------- TDES_IDR : (TDES Offset: 0x14) Interrupt Disable Register -------- 
1857
// -------- TDES_IMR : (TDES Offset: 0x18) Interrupt Mask Register -------- 
1858
// -------- TDES_ISR : (TDES Offset: 0x1c) Interrupt Status Register -------- 
1859
#define AT91C_TDES_URAT       ((unsigned int) 0x3 << 12) // (TDES) Unspecified Register Access Type Status
1860
#define         AT91C_TDES_URAT_IN_DAT_WRITE_DATPROC ((unsigned int) 0x0 << 12) // (TDES) Input data register written during the data processing in PDC mode.
1861
#define         AT91C_TDES_URAT_OUT_DAT_READ_DATPROC ((unsigned int) 0x1 << 12) // (TDES) Output data register read during the data processing.
1862
#define         AT91C_TDES_URAT_MODEREG_WRITE_DATPROC ((unsigned int) 0x2 << 12) // (TDES) Mode register written during the data processing.
1863
#define         AT91C_TDES_URAT_WO_REG_READ          ((unsigned int) 0x3 << 12) // (TDES) Write-only register read access.
1864
 
1865
// *****************************************************************************
1866
//               REGISTER ADDRESS DEFINITION FOR AT91SAM7X256
1867
// *****************************************************************************
1868
// ========== Register definition for SYS peripheral ========== 
1869
// ========== Register definition for AIC peripheral ========== 
1870
#define AT91C_AIC_IVR   ((AT91_REG *)   0xFFFFF100) // (AIC) IRQ Vector Register
1871
#define AT91C_AIC_SMR   ((AT91_REG *)   0xFFFFF000) // (AIC) Source Mode Register
1872
#define AT91C_AIC_FVR   ((AT91_REG *)   0xFFFFF104) // (AIC) FIQ Vector Register
1873
#define AT91C_AIC_DCR   ((AT91_REG *)   0xFFFFF138) // (AIC) Debug Control Register (Protect)
1874
#define AT91C_AIC_EOICR ((AT91_REG *)   0xFFFFF130) // (AIC) End of Interrupt Command Register
1875
#define AT91C_AIC_SVR   ((AT91_REG *)   0xFFFFF080) // (AIC) Source Vector Register
1876
#define AT91C_AIC_FFSR  ((AT91_REG *)   0xFFFFF148) // (AIC) Fast Forcing Status Register
1877
#define AT91C_AIC_ICCR  ((AT91_REG *)   0xFFFFF128) // (AIC) Interrupt Clear Command Register
1878
#define AT91C_AIC_ISR   ((AT91_REG *)   0xFFFFF108) // (AIC) Interrupt Status Register
1879
#define AT91C_AIC_IMR   ((AT91_REG *)   0xFFFFF110) // (AIC) Interrupt Mask Register
1880
#define AT91C_AIC_IPR   ((AT91_REG *)   0xFFFFF10C) // (AIC) Interrupt Pending Register
1881
#define AT91C_AIC_FFER  ((AT91_REG *)   0xFFFFF140) // (AIC) Fast Forcing Enable Register
1882
#define AT91C_AIC_IECR  ((AT91_REG *)   0xFFFFF120) // (AIC) Interrupt Enable Command Register
1883
#define AT91C_AIC_ISCR  ((AT91_REG *)   0xFFFFF12C) // (AIC) Interrupt Set Command Register
1884
#define AT91C_AIC_FFDR  ((AT91_REG *)   0xFFFFF144) // (AIC) Fast Forcing Disable Register
1885
#define AT91C_AIC_CISR  ((AT91_REG *)   0xFFFFF114) // (AIC) Core Interrupt Status Register
1886
#define AT91C_AIC_IDCR  ((AT91_REG *)   0xFFFFF124) // (AIC) Interrupt Disable Command Register
1887
#define AT91C_AIC_SPU   ((AT91_REG *)   0xFFFFF134) // (AIC) Spurious Vector Register
1888
// ========== Register definition for PDC_DBGU peripheral ========== 
1889
#define AT91C_DBGU_TCR  ((AT91_REG *)   0xFFFFF30C) // (PDC_DBGU) Transmit Counter Register
1890
#define AT91C_DBGU_RNPR ((AT91_REG *)   0xFFFFF310) // (PDC_DBGU) Receive Next Pointer Register
1891
#define AT91C_DBGU_TNPR ((AT91_REG *)   0xFFFFF318) // (PDC_DBGU) Transmit Next Pointer Register
1892
#define AT91C_DBGU_TPR  ((AT91_REG *)   0xFFFFF308) // (PDC_DBGU) Transmit Pointer Register
1893
#define AT91C_DBGU_RPR  ((AT91_REG *)   0xFFFFF300) // (PDC_DBGU) Receive Pointer Register
1894
#define AT91C_DBGU_RCR  ((AT91_REG *)   0xFFFFF304) // (PDC_DBGU) Receive Counter Register
1895
#define AT91C_DBGU_RNCR ((AT91_REG *)   0xFFFFF314) // (PDC_DBGU) Receive Next Counter Register
1896
#define AT91C_DBGU_PTCR ((AT91_REG *)   0xFFFFF320) // (PDC_DBGU) PDC Transfer Control Register
1897
#define AT91C_DBGU_PTSR ((AT91_REG *)   0xFFFFF324) // (PDC_DBGU) PDC Transfer Status Register
1898
#define AT91C_DBGU_TNCR ((AT91_REG *)   0xFFFFF31C) // (PDC_DBGU) Transmit Next Counter Register
1899
// ========== Register definition for DBGU peripheral ========== 
1900
#define AT91C_DBGU_EXID ((AT91_REG *)   0xFFFFF244) // (DBGU) Chip ID Extension Register
1901
#define AT91C_DBGU_BRGR ((AT91_REG *)   0xFFFFF220) // (DBGU) Baud Rate Generator Register
1902
#define AT91C_DBGU_IDR  ((AT91_REG *)   0xFFFFF20C) // (DBGU) Interrupt Disable Register
1903
#define AT91C_DBGU_CSR  ((AT91_REG *)   0xFFFFF214) // (DBGU) Channel Status Register
1904
#define AT91C_DBGU_CIDR ((AT91_REG *)   0xFFFFF240) // (DBGU) Chip ID Register
1905
#define AT91C_DBGU_MR   ((AT91_REG *)   0xFFFFF204) // (DBGU) Mode Register
1906
#define AT91C_DBGU_IMR  ((AT91_REG *)   0xFFFFF210) // (DBGU) Interrupt Mask Register
1907
#define AT91C_DBGU_CR   ((AT91_REG *)   0xFFFFF200) // (DBGU) Control Register
1908
#define AT91C_DBGU_FNTR ((AT91_REG *)   0xFFFFF248) // (DBGU) Force NTRST Register
1909
#define AT91C_DBGU_THR  ((AT91_REG *)   0xFFFFF21C) // (DBGU) Transmitter Holding Register
1910
#define AT91C_DBGU_RHR  ((AT91_REG *)   0xFFFFF218) // (DBGU) Receiver Holding Register
1911
#define AT91C_DBGU_IER  ((AT91_REG *)   0xFFFFF208) // (DBGU) Interrupt Enable Register
1912
// ========== Register definition for PIOA peripheral ========== 
1913
#define AT91C_PIOA_ODR  ((AT91_REG *)   0xFFFFF414) // (PIOA) Output Disable Registerr
1914
#define AT91C_PIOA_SODR ((AT91_REG *)   0xFFFFF430) // (PIOA) Set Output Data Register
1915
#define AT91C_PIOA_ISR  ((AT91_REG *)   0xFFFFF44C) // (PIOA) Interrupt Status Register
1916
#define AT91C_PIOA_ABSR ((AT91_REG *)   0xFFFFF478) // (PIOA) AB Select Status Register
1917
#define AT91C_PIOA_IER  ((AT91_REG *)   0xFFFFF440) // (PIOA) Interrupt Enable Register
1918
#define AT91C_PIOA_PPUDR ((AT91_REG *)  0xFFFFF460) // (PIOA) Pull-up Disable Register
1919
#define AT91C_PIOA_IMR  ((AT91_REG *)   0xFFFFF448) // (PIOA) Interrupt Mask Register
1920
#define AT91C_PIOA_PER  ((AT91_REG *)   0xFFFFF400) // (PIOA) PIO Enable Register
1921
#define AT91C_PIOA_IFDR ((AT91_REG *)   0xFFFFF424) // (PIOA) Input Filter Disable Register
1922
#define AT91C_PIOA_OWDR ((AT91_REG *)   0xFFFFF4A4) // (PIOA) Output Write Disable Register
1923
#define AT91C_PIOA_MDSR ((AT91_REG *)   0xFFFFF458) // (PIOA) Multi-driver Status Register
1924
#define AT91C_PIOA_IDR  ((AT91_REG *)   0xFFFFF444) // (PIOA) Interrupt Disable Register
1925
#define AT91C_PIOA_ODSR ((AT91_REG *)   0xFFFFF438) // (PIOA) Output Data Status Register
1926
#define AT91C_PIOA_PPUSR ((AT91_REG *)  0xFFFFF468) // (PIOA) Pull-up Status Register
1927
#define AT91C_PIOA_OWSR ((AT91_REG *)   0xFFFFF4A8) // (PIOA) Output Write Status Register
1928
#define AT91C_PIOA_BSR  ((AT91_REG *)   0xFFFFF474) // (PIOA) Select B Register
1929
#define AT91C_PIOA_OWER ((AT91_REG *)   0xFFFFF4A0) // (PIOA) Output Write Enable Register
1930
#define AT91C_PIOA_IFER ((AT91_REG *)   0xFFFFF420) // (PIOA) Input Filter Enable Register
1931
#define AT91C_PIOA_PDSR ((AT91_REG *)   0xFFFFF43C) // (PIOA) Pin Data Status Register
1932
#define AT91C_PIOA_PPUER ((AT91_REG *)  0xFFFFF464) // (PIOA) Pull-up Enable Register
1933
#define AT91C_PIOA_OSR  ((AT91_REG *)   0xFFFFF418) // (PIOA) Output Status Register
1934
#define AT91C_PIOA_ASR  ((AT91_REG *)   0xFFFFF470) // (PIOA) Select A Register
1935
#define AT91C_PIOA_MDDR ((AT91_REG *)   0xFFFFF454) // (PIOA) Multi-driver Disable Register
1936
#define AT91C_PIOA_CODR ((AT91_REG *)   0xFFFFF434) // (PIOA) Clear Output Data Register
1937
#define AT91C_PIOA_MDER ((AT91_REG *)   0xFFFFF450) // (PIOA) Multi-driver Enable Register
1938
#define AT91C_PIOA_PDR  ((AT91_REG *)   0xFFFFF404) // (PIOA) PIO Disable Register
1939
#define AT91C_PIOA_IFSR ((AT91_REG *)   0xFFFFF428) // (PIOA) Input Filter Status Register
1940
#define AT91C_PIOA_OER  ((AT91_REG *)   0xFFFFF410) // (PIOA) Output Enable Register
1941
#define AT91C_PIOA_PSR  ((AT91_REG *)   0xFFFFF408) // (PIOA) PIO Status Register
1942
// ========== Register definition for PIOB peripheral ========== 
1943
#define AT91C_PIOB_OWDR ((AT91_REG *)   0xFFFFF6A4) // (PIOB) Output Write Disable Register
1944
#define AT91C_PIOB_MDER ((AT91_REG *)   0xFFFFF650) // (PIOB) Multi-driver Enable Register
1945
#define AT91C_PIOB_PPUSR ((AT91_REG *)  0xFFFFF668) // (PIOB) Pull-up Status Register
1946
#define AT91C_PIOB_IMR  ((AT91_REG *)   0xFFFFF648) // (PIOB) Interrupt Mask Register
1947
#define AT91C_PIOB_ASR  ((AT91_REG *)   0xFFFFF670) // (PIOB) Select A Register
1948
#define AT91C_PIOB_PPUDR ((AT91_REG *)  0xFFFFF660) // (PIOB) Pull-up Disable Register
1949
#define AT91C_PIOB_PSR  ((AT91_REG *)   0xFFFFF608) // (PIOB) PIO Status Register
1950
#define AT91C_PIOB_IER  ((AT91_REG *)   0xFFFFF640) // (PIOB) Interrupt Enable Register
1951
#define AT91C_PIOB_CODR ((AT91_REG *)   0xFFFFF634) // (PIOB) Clear Output Data Register
1952
#define AT91C_PIOB_OWER ((AT91_REG *)   0xFFFFF6A0) // (PIOB) Output Write Enable Register
1953
#define AT91C_PIOB_ABSR ((AT91_REG *)   0xFFFFF678) // (PIOB) AB Select Status Register
1954
#define AT91C_PIOB_IFDR ((AT91_REG *)   0xFFFFF624) // (PIOB) Input Filter Disable Register
1955
#define AT91C_PIOB_PDSR ((AT91_REG *)   0xFFFFF63C) // (PIOB) Pin Data Status Register
1956
#define AT91C_PIOB_IDR  ((AT91_REG *)   0xFFFFF644) // (PIOB) Interrupt Disable Register
1957
#define AT91C_PIOB_OWSR ((AT91_REG *)   0xFFFFF6A8) // (PIOB) Output Write Status Register
1958
#define AT91C_PIOB_PDR  ((AT91_REG *)   0xFFFFF604) // (PIOB) PIO Disable Register
1959
#define AT91C_PIOB_ODR  ((AT91_REG *)   0xFFFFF614) // (PIOB) Output Disable Registerr
1960
#define AT91C_PIOB_IFSR ((AT91_REG *)   0xFFFFF628) // (PIOB) Input Filter Status Register
1961
#define AT91C_PIOB_PPUER ((AT91_REG *)  0xFFFFF664) // (PIOB) Pull-up Enable Register
1962
#define AT91C_PIOB_SODR ((AT91_REG *)   0xFFFFF630) // (PIOB) Set Output Data Register
1963
#define AT91C_PIOB_ISR  ((AT91_REG *)   0xFFFFF64C) // (PIOB) Interrupt Status Register
1964
#define AT91C_PIOB_ODSR ((AT91_REG *)   0xFFFFF638) // (PIOB) Output Data Status Register
1965
#define AT91C_PIOB_OSR  ((AT91_REG *)   0xFFFFF618) // (PIOB) Output Status Register
1966
#define AT91C_PIOB_MDSR ((AT91_REG *)   0xFFFFF658) // (PIOB) Multi-driver Status Register
1967
#define AT91C_PIOB_IFER ((AT91_REG *)   0xFFFFF620) // (PIOB) Input Filter Enable Register
1968
#define AT91C_PIOB_BSR  ((AT91_REG *)   0xFFFFF674) // (PIOB) Select B Register
1969
#define AT91C_PIOB_MDDR ((AT91_REG *)   0xFFFFF654) // (PIOB) Multi-driver Disable Register
1970
#define AT91C_PIOB_OER  ((AT91_REG *)   0xFFFFF610) // (PIOB) Output Enable Register
1971
#define AT91C_PIOB_PER  ((AT91_REG *)   0xFFFFF600) // (PIOB) PIO Enable Register
1972
// ========== Register definition for CKGR peripheral ========== 
1973
#define AT91C_CKGR_MOR  ((AT91_REG *)   0xFFFFFC20) // (CKGR) Main Oscillator Register
1974
#define AT91C_CKGR_PLLR ((AT91_REG *)   0xFFFFFC2C) // (CKGR) PLL Register
1975
#define AT91C_CKGR_MCFR ((AT91_REG *)   0xFFFFFC24) // (CKGR) Main Clock  Frequency Register
1976
// ========== Register definition for PMC peripheral ========== 
1977
#define AT91C_PMC_IDR   ((AT91_REG *)   0xFFFFFC64) // (PMC) Interrupt Disable Register
1978
#define AT91C_PMC_MOR   ((AT91_REG *)   0xFFFFFC20) // (PMC) Main Oscillator Register
1979
#define AT91C_PMC_PLLR  ((AT91_REG *)   0xFFFFFC2C) // (PMC) PLL Register
1980
#define AT91C_PMC_PCER  ((AT91_REG *)   0xFFFFFC10) // (PMC) Peripheral Clock Enable Register
1981
#define AT91C_PMC_PCKR  ((AT91_REG *)   0xFFFFFC40) // (PMC) Programmable Clock Register
1982
#define AT91C_PMC_MCKR  ((AT91_REG *)   0xFFFFFC30) // (PMC) Master Clock Register
1983
#define AT91C_PMC_SCDR  ((AT91_REG *)   0xFFFFFC04) // (PMC) System Clock Disable Register
1984
#define AT91C_PMC_PCDR  ((AT91_REG *)   0xFFFFFC14) // (PMC) Peripheral Clock Disable Register
1985
#define AT91C_PMC_SCSR  ((AT91_REG *)   0xFFFFFC08) // (PMC) System Clock Status Register
1986
#define AT91C_PMC_PCSR  ((AT91_REG *)   0xFFFFFC18) // (PMC) Peripheral Clock Status Register
1987
#define AT91C_PMC_MCFR  ((AT91_REG *)   0xFFFFFC24) // (PMC) Main Clock  Frequency Register
1988
#define AT91C_PMC_SCER  ((AT91_REG *)   0xFFFFFC00) // (PMC) System Clock Enable Register
1989
#define AT91C_PMC_IMR   ((AT91_REG *)   0xFFFFFC6C) // (PMC) Interrupt Mask Register
1990
#define AT91C_PMC_IER   ((AT91_REG *)   0xFFFFFC60) // (PMC) Interrupt Enable Register
1991
#define AT91C_PMC_SR    ((AT91_REG *)   0xFFFFFC68) // (PMC) Status Register
1992
// ========== Register definition for RSTC peripheral ========== 
1993
#define AT91C_RSTC_RCR  ((AT91_REG *)   0xFFFFFD00) // (RSTC) Reset Control Register
1994
#define AT91C_RSTC_RMR  ((AT91_REG *)   0xFFFFFD08) // (RSTC) Reset Mode Register
1995
#define AT91C_RSTC_RSR  ((AT91_REG *)   0xFFFFFD04) // (RSTC) Reset Status Register
1996
// ========== Register definition for RTTC peripheral ========== 
1997
#define AT91C_RTTC_RTSR ((AT91_REG *)   0xFFFFFD2C) // (RTTC) Real-time Status Register
1998
#define AT91C_RTTC_RTMR ((AT91_REG *)   0xFFFFFD20) // (RTTC) Real-time Mode Register
1999
#define AT91C_RTTC_RTVR ((AT91_REG *)   0xFFFFFD28) // (RTTC) Real-time Value Register
2000
#define AT91C_RTTC_RTAR ((AT91_REG *)   0xFFFFFD24) // (RTTC) Real-time Alarm Register
2001
// ========== Register definition for PITC peripheral ========== 
2002
#define AT91C_PITC_PIVR ((AT91_REG *)   0xFFFFFD38) // (PITC) Period Interval Value Register
2003
#define AT91C_PITC_PISR ((AT91_REG *)   0xFFFFFD34) // (PITC) Period Interval Status Register
2004
#define AT91C_PITC_PIIR ((AT91_REG *)   0xFFFFFD3C) // (PITC) Period Interval Image Register
2005
#define AT91C_PITC_PIMR ((AT91_REG *)   0xFFFFFD30) // (PITC) Period Interval Mode Register
2006
// ========== Register definition for WDTC peripheral ========== 
2007
#define AT91C_WDTC_WDCR ((AT91_REG *)   0xFFFFFD40) // (WDTC) Watchdog Control Register
2008
#define AT91C_WDTC_WDSR ((AT91_REG *)   0xFFFFFD48) // (WDTC) Watchdog Status Register
2009
#define AT91C_WDTC_WDMR ((AT91_REG *)   0xFFFFFD44) // (WDTC) Watchdog Mode Register
2010
// ========== Register definition for VREG peripheral ========== 
2011
#define AT91C_VREG_MR   ((AT91_REG *)   0xFFFFFD60) // (VREG) Voltage Regulator Mode Register
2012
// ========== Register definition for MC peripheral ========== 
2013
#define AT91C_MC_ASR    ((AT91_REG *)   0xFFFFFF04) // (MC) MC Abort Status Register
2014
#define AT91C_MC_RCR    ((AT91_REG *)   0xFFFFFF00) // (MC) MC Remap Control Register
2015
#define AT91C_MC_FCR    ((AT91_REG *)   0xFFFFFF64) // (MC) MC Flash Command Register
2016
#define AT91C_MC_AASR   ((AT91_REG *)   0xFFFFFF08) // (MC) MC Abort Address Status Register
2017
#define AT91C_MC_FSR    ((AT91_REG *)   0xFFFFFF68) // (MC) MC Flash Status Register
2018
#define AT91C_MC_FMR    ((AT91_REG *)   0xFFFFFF60) // (MC) MC Flash Mode Register
2019
// ========== Register definition for PDC_SPI1 peripheral ========== 
2020
#define AT91C_SPI1_PTCR ((AT91_REG *)   0xFFFE4120) // (PDC_SPI1) PDC Transfer Control Register
2021
#define AT91C_SPI1_RPR  ((AT91_REG *)   0xFFFE4100) // (PDC_SPI1) Receive Pointer Register
2022
#define AT91C_SPI1_TNCR ((AT91_REG *)   0xFFFE411C) // (PDC_SPI1) Transmit Next Counter Register
2023
#define AT91C_SPI1_TPR  ((AT91_REG *)   0xFFFE4108) // (PDC_SPI1) Transmit Pointer Register
2024
#define AT91C_SPI1_TNPR ((AT91_REG *)   0xFFFE4118) // (PDC_SPI1) Transmit Next Pointer Register
2025
#define AT91C_SPI1_TCR  ((AT91_REG *)   0xFFFE410C) // (PDC_SPI1) Transmit Counter Register
2026
#define AT91C_SPI1_RCR  ((AT91_REG *)   0xFFFE4104) // (PDC_SPI1) Receive Counter Register
2027
#define AT91C_SPI1_RNPR ((AT91_REG *)   0xFFFE4110) // (PDC_SPI1) Receive Next Pointer Register
2028
#define AT91C_SPI1_RNCR ((AT91_REG *)   0xFFFE4114) // (PDC_SPI1) Receive Next Counter Register
2029
#define AT91C_SPI1_PTSR ((AT91_REG *)   0xFFFE4124) // (PDC_SPI1) PDC Transfer Status Register
2030
// ========== Register definition for SPI1 peripheral ========== 
2031
#define AT91C_SPI1_IMR  ((AT91_REG *)   0xFFFE401C) // (SPI1) Interrupt Mask Register
2032
#define AT91C_SPI1_IER  ((AT91_REG *)   0xFFFE4014) // (SPI1) Interrupt Enable Register
2033
#define AT91C_SPI1_MR   ((AT91_REG *)   0xFFFE4004) // (SPI1) Mode Register
2034
#define AT91C_SPI1_RDR  ((AT91_REG *)   0xFFFE4008) // (SPI1) Receive Data Register
2035
#define AT91C_SPI1_IDR  ((AT91_REG *)   0xFFFE4018) // (SPI1) Interrupt Disable Register
2036
#define AT91C_SPI1_SR   ((AT91_REG *)   0xFFFE4010) // (SPI1) Status Register
2037
#define AT91C_SPI1_TDR  ((AT91_REG *)   0xFFFE400C) // (SPI1) Transmit Data Register
2038
#define AT91C_SPI1_CR   ((AT91_REG *)   0xFFFE4000) // (SPI1) Control Register
2039
#define AT91C_SPI1_CSR  ((AT91_REG *)   0xFFFE4030) // (SPI1) Chip Select Register
2040
// ========== Register definition for PDC_SPI0 peripheral ========== 
2041
#define AT91C_SPI0_PTCR ((AT91_REG *)   0xFFFE0120) // (PDC_SPI0) PDC Transfer Control Register
2042
#define AT91C_SPI0_TPR  ((AT91_REG *)   0xFFFE0108) // (PDC_SPI0) Transmit Pointer Register
2043
#define AT91C_SPI0_TCR  ((AT91_REG *)   0xFFFE010C) // (PDC_SPI0) Transmit Counter Register
2044
#define AT91C_SPI0_RCR  ((AT91_REG *)   0xFFFE0104) // (PDC_SPI0) Receive Counter Register
2045
#define AT91C_SPI0_PTSR ((AT91_REG *)   0xFFFE0124) // (PDC_SPI0) PDC Transfer Status Register
2046
#define AT91C_SPI0_RNPR ((AT91_REG *)   0xFFFE0110) // (PDC_SPI0) Receive Next Pointer Register
2047
#define AT91C_SPI0_RPR  ((AT91_REG *)   0xFFFE0100) // (PDC_SPI0) Receive Pointer Register
2048
#define AT91C_SPI0_TNCR ((AT91_REG *)   0xFFFE011C) // (PDC_SPI0) Transmit Next Counter Register
2049
#define AT91C_SPI0_RNCR ((AT91_REG *)   0xFFFE0114) // (PDC_SPI0) Receive Next Counter Register
2050
#define AT91C_SPI0_TNPR ((AT91_REG *)   0xFFFE0118) // (PDC_SPI0) Transmit Next Pointer Register
2051
// ========== Register definition for SPI0 peripheral ========== 
2052
#define AT91C_SPI0_IER  ((AT91_REG *)   0xFFFE0014) // (SPI0) Interrupt Enable Register
2053
#define AT91C_SPI0_SR   ((AT91_REG *)   0xFFFE0010) // (SPI0) Status Register
2054
#define AT91C_SPI0_IDR  ((AT91_REG *)   0xFFFE0018) // (SPI0) Interrupt Disable Register
2055
#define AT91C_SPI0_CR   ((AT91_REG *)   0xFFFE0000) // (SPI0) Control Register
2056
#define AT91C_SPI0_MR   ((AT91_REG *)   0xFFFE0004) // (SPI0) Mode Register
2057
#define AT91C_SPI0_IMR  ((AT91_REG *)   0xFFFE001C) // (SPI0) Interrupt Mask Register
2058
#define AT91C_SPI0_TDR  ((AT91_REG *)   0xFFFE000C) // (SPI0) Transmit Data Register
2059
#define AT91C_SPI0_RDR  ((AT91_REG *)   0xFFFE0008) // (SPI0) Receive Data Register
2060
#define AT91C_SPI0_CSR  ((AT91_REG *)   0xFFFE0030) // (SPI0) Chip Select Register
2061
// ========== Register definition for PDC_US1 peripheral ========== 
2062
#define AT91C_US1_RNCR  ((AT91_REG *)   0xFFFC4114) // (PDC_US1) Receive Next Counter Register
2063
#define AT91C_US1_PTCR  ((AT91_REG *)   0xFFFC4120) // (PDC_US1) PDC Transfer Control Register
2064
#define AT91C_US1_TCR   ((AT91_REG *)   0xFFFC410C) // (PDC_US1) Transmit Counter Register
2065
#define AT91C_US1_PTSR  ((AT91_REG *)   0xFFFC4124) // (PDC_US1) PDC Transfer Status Register
2066
#define AT91C_US1_TNPR  ((AT91_REG *)   0xFFFC4118) // (PDC_US1) Transmit Next Pointer Register
2067
#define AT91C_US1_RCR   ((AT91_REG *)   0xFFFC4104) // (PDC_US1) Receive Counter Register
2068
#define AT91C_US1_RNPR  ((AT91_REG *)   0xFFFC4110) // (PDC_US1) Receive Next Pointer Register
2069
#define AT91C_US1_RPR   ((AT91_REG *)   0xFFFC4100) // (PDC_US1) Receive Pointer Register
2070
#define AT91C_US1_TNCR  ((AT91_REG *)   0xFFFC411C) // (PDC_US1) Transmit Next Counter Register
2071
#define AT91C_US1_TPR   ((AT91_REG *)   0xFFFC4108) // (PDC_US1) Transmit Pointer Register
2072
// ========== Register definition for US1 peripheral ========== 
2073
#define AT91C_US1_IF    ((AT91_REG *)   0xFFFC404C) // (US1) IRDA_FILTER Register
2074
#define AT91C_US1_NER   ((AT91_REG *)   0xFFFC4044) // (US1) Nb Errors Register
2075
#define AT91C_US1_RTOR  ((AT91_REG *)   0xFFFC4024) // (US1) Receiver Time-out Register
2076
#define AT91C_US1_CSR   ((AT91_REG *)   0xFFFC4014) // (US1) Channel Status Register
2077
#define AT91C_US1_IDR   ((AT91_REG *)   0xFFFC400C) // (US1) Interrupt Disable Register
2078
#define AT91C_US1_IER   ((AT91_REG *)   0xFFFC4008) // (US1) Interrupt Enable Register
2079
#define AT91C_US1_THR   ((AT91_REG *)   0xFFFC401C) // (US1) Transmitter Holding Register
2080
#define AT91C_US1_TTGR  ((AT91_REG *)   0xFFFC4028) // (US1) Transmitter Time-guard Register
2081
#define AT91C_US1_RHR   ((AT91_REG *)   0xFFFC4018) // (US1) Receiver Holding Register
2082
#define AT91C_US1_BRGR  ((AT91_REG *)   0xFFFC4020) // (US1) Baud Rate Generator Register
2083
#define AT91C_US1_IMR   ((AT91_REG *)   0xFFFC4010) // (US1) Interrupt Mask Register
2084
#define AT91C_US1_FIDI  ((AT91_REG *)   0xFFFC4040) // (US1) FI_DI_Ratio Register
2085
#define AT91C_US1_CR    ((AT91_REG *)   0xFFFC4000) // (US1) Control Register
2086
#define AT91C_US1_MR    ((AT91_REG *)   0xFFFC4004) // (US1) Mode Register
2087
// ========== Register definition for PDC_US0 peripheral ========== 
2088
#define AT91C_US0_TNPR  ((AT91_REG *)   0xFFFC0118) // (PDC_US0) Transmit Next Pointer Register
2089
#define AT91C_US0_RNPR  ((AT91_REG *)   0xFFFC0110) // (PDC_US0) Receive Next Pointer Register
2090
#define AT91C_US0_TCR   ((AT91_REG *)   0xFFFC010C) // (PDC_US0) Transmit Counter Register
2091
#define AT91C_US0_PTCR  ((AT91_REG *)   0xFFFC0120) // (PDC_US0) PDC Transfer Control Register
2092
#define AT91C_US0_PTSR  ((AT91_REG *)   0xFFFC0124) // (PDC_US0) PDC Transfer Status Register
2093
#define AT91C_US0_TNCR  ((AT91_REG *)   0xFFFC011C) // (PDC_US0) Transmit Next Counter Register
2094
#define AT91C_US0_TPR   ((AT91_REG *)   0xFFFC0108) // (PDC_US0) Transmit Pointer Register
2095
#define AT91C_US0_RCR   ((AT91_REG *)   0xFFFC0104) // (PDC_US0) Receive Counter Register
2096
#define AT91C_US0_RPR   ((AT91_REG *)   0xFFFC0100) // (PDC_US0) Receive Pointer Register
2097
#define AT91C_US0_RNCR  ((AT91_REG *)   0xFFFC0114) // (PDC_US0) Receive Next Counter Register
2098
// ========== Register definition for US0 peripheral ========== 
2099
#define AT91C_US0_BRGR  ((AT91_REG *)   0xFFFC0020) // (US0) Baud Rate Generator Register
2100
#define AT91C_US0_NER   ((AT91_REG *)   0xFFFC0044) // (US0) Nb Errors Register
2101
#define AT91C_US0_CR    ((AT91_REG *)   0xFFFC0000) // (US0) Control Register
2102
#define AT91C_US0_IMR   ((AT91_REG *)   0xFFFC0010) // (US0) Interrupt Mask Register
2103
#define AT91C_US0_FIDI  ((AT91_REG *)   0xFFFC0040) // (US0) FI_DI_Ratio Register
2104
#define AT91C_US0_TTGR  ((AT91_REG *)   0xFFFC0028) // (US0) Transmitter Time-guard Register
2105
#define AT91C_US0_MR    ((AT91_REG *)   0xFFFC0004) // (US0) Mode Register
2106
#define AT91C_US0_RTOR  ((AT91_REG *)   0xFFFC0024) // (US0) Receiver Time-out Register
2107
#define AT91C_US0_CSR   ((AT91_REG *)   0xFFFC0014) // (US0) Channel Status Register
2108
#define AT91C_US0_RHR   ((AT91_REG *)   0xFFFC0018) // (US0) Receiver Holding Register
2109
#define AT91C_US0_IDR   ((AT91_REG *)   0xFFFC000C) // (US0) Interrupt Disable Register
2110
#define AT91C_US0_THR   ((AT91_REG *)   0xFFFC001C) // (US0) Transmitter Holding Register
2111
#define AT91C_US0_IF    ((AT91_REG *)   0xFFFC004C) // (US0) IRDA_FILTER Register
2112
#define AT91C_US0_IER   ((AT91_REG *)   0xFFFC0008) // (US0) Interrupt Enable Register
2113
// ========== Register definition for PDC_SSC peripheral ========== 
2114
#define AT91C_SSC_TNCR  ((AT91_REG *)   0xFFFD411C) // (PDC_SSC) Transmit Next Counter Register
2115
#define AT91C_SSC_RPR   ((AT91_REG *)   0xFFFD4100) // (PDC_SSC) Receive Pointer Register
2116
#define AT91C_SSC_RNCR  ((AT91_REG *)   0xFFFD4114) // (PDC_SSC) Receive Next Counter Register
2117
#define AT91C_SSC_TPR   ((AT91_REG *)   0xFFFD4108) // (PDC_SSC) Transmit Pointer Register
2118
#define AT91C_SSC_PTCR  ((AT91_REG *)   0xFFFD4120) // (PDC_SSC) PDC Transfer Control Register
2119
#define AT91C_SSC_TCR   ((AT91_REG *)   0xFFFD410C) // (PDC_SSC) Transmit Counter Register
2120
#define AT91C_SSC_RCR   ((AT91_REG *)   0xFFFD4104) // (PDC_SSC) Receive Counter Register
2121
#define AT91C_SSC_RNPR  ((AT91_REG *)   0xFFFD4110) // (PDC_SSC) Receive Next Pointer Register
2122
#define AT91C_SSC_TNPR  ((AT91_REG *)   0xFFFD4118) // (PDC_SSC) Transmit Next Pointer Register
2123
#define AT91C_SSC_PTSR  ((AT91_REG *)   0xFFFD4124) // (PDC_SSC) PDC Transfer Status Register
2124
// ========== Register definition for SSC peripheral ========== 
2125
#define AT91C_SSC_RHR   ((AT91_REG *)   0xFFFD4020) // (SSC) Receive Holding Register
2126
#define AT91C_SSC_RSHR  ((AT91_REG *)   0xFFFD4030) // (SSC) Receive Sync Holding Register
2127
#define AT91C_SSC_TFMR  ((AT91_REG *)   0xFFFD401C) // (SSC) Transmit Frame Mode Register
2128
#define AT91C_SSC_IDR   ((AT91_REG *)   0xFFFD4048) // (SSC) Interrupt Disable Register
2129
#define AT91C_SSC_THR   ((AT91_REG *)   0xFFFD4024) // (SSC) Transmit Holding Register
2130
#define AT91C_SSC_RCMR  ((AT91_REG *)   0xFFFD4010) // (SSC) Receive Clock ModeRegister
2131
#define AT91C_SSC_IER   ((AT91_REG *)   0xFFFD4044) // (SSC) Interrupt Enable Register
2132
#define AT91C_SSC_TSHR  ((AT91_REG *)   0xFFFD4034) // (SSC) Transmit Sync Holding Register
2133
#define AT91C_SSC_SR    ((AT91_REG *)   0xFFFD4040) // (SSC) Status Register
2134
#define AT91C_SSC_CMR   ((AT91_REG *)   0xFFFD4004) // (SSC) Clock Mode Register
2135
#define AT91C_SSC_TCMR  ((AT91_REG *)   0xFFFD4018) // (SSC) Transmit Clock Mode Register
2136
#define AT91C_SSC_CR    ((AT91_REG *)   0xFFFD4000) // (SSC) Control Register
2137
#define AT91C_SSC_IMR   ((AT91_REG *)   0xFFFD404C) // (SSC) Interrupt Mask Register
2138
#define AT91C_SSC_RFMR  ((AT91_REG *)   0xFFFD4014) // (SSC) Receive Frame Mode Register
2139
// ========== Register definition for TWI peripheral ========== 
2140
#define AT91C_TWI_IER   ((AT91_REG *)   0xFFFB8024) // (TWI) Interrupt Enable Register
2141
#define AT91C_TWI_CR    ((AT91_REG *)   0xFFFB8000) // (TWI) Control Register
2142
#define AT91C_TWI_SR    ((AT91_REG *)   0xFFFB8020) // (TWI) Status Register
2143
#define AT91C_TWI_IMR   ((AT91_REG *)   0xFFFB802C) // (TWI) Interrupt Mask Register
2144
#define AT91C_TWI_THR   ((AT91_REG *)   0xFFFB8034) // (TWI) Transmit Holding Register
2145
#define AT91C_TWI_IDR   ((AT91_REG *)   0xFFFB8028) // (TWI) Interrupt Disable Register
2146
#define AT91C_TWI_IADR  ((AT91_REG *)   0xFFFB800C) // (TWI) Internal Address Register
2147
#define AT91C_TWI_MMR   ((AT91_REG *)   0xFFFB8004) // (TWI) Master Mode Register
2148
#define AT91C_TWI_CWGR  ((AT91_REG *)   0xFFFB8010) // (TWI) Clock Waveform Generator Register
2149
#define AT91C_TWI_RHR   ((AT91_REG *)   0xFFFB8030) // (TWI) Receive Holding Register
2150
// ========== Register definition for PWMC_CH3 peripheral ========== 
2151
#define AT91C_PWMC_CH3_CUPDR ((AT91_REG *)      0xFFFCC270) // (PWMC_CH3) Channel Update Register
2152
#define AT91C_PWMC_CH3_Reserved ((AT91_REG *)   0xFFFCC274) // (PWMC_CH3) Reserved
2153
#define AT91C_PWMC_CH3_CPRDR ((AT91_REG *)      0xFFFCC268) // (PWMC_CH3) Channel Period Register
2154
#define AT91C_PWMC_CH3_CDTYR ((AT91_REG *)      0xFFFCC264) // (PWMC_CH3) Channel Duty Cycle Register
2155
#define AT91C_PWMC_CH3_CCNTR ((AT91_REG *)      0xFFFCC26C) // (PWMC_CH3) Channel Counter Register
2156
#define AT91C_PWMC_CH3_CMR ((AT91_REG *)        0xFFFCC260) // (PWMC_CH3) Channel Mode Register
2157
// ========== Register definition for PWMC_CH2 peripheral ========== 
2158
#define AT91C_PWMC_CH2_Reserved ((AT91_REG *)   0xFFFCC254) // (PWMC_CH2) Reserved
2159
#define AT91C_PWMC_CH2_CMR ((AT91_REG *)        0xFFFCC240) // (PWMC_CH2) Channel Mode Register
2160
#define AT91C_PWMC_CH2_CCNTR ((AT91_REG *)      0xFFFCC24C) // (PWMC_CH2) Channel Counter Register
2161
#define AT91C_PWMC_CH2_CPRDR ((AT91_REG *)      0xFFFCC248) // (PWMC_CH2) Channel Period Register
2162
#define AT91C_PWMC_CH2_CUPDR ((AT91_REG *)      0xFFFCC250) // (PWMC_CH2) Channel Update Register
2163
#define AT91C_PWMC_CH2_CDTYR ((AT91_REG *)      0xFFFCC244) // (PWMC_CH2) Channel Duty Cycle Register
2164
// ========== Register definition for PWMC_CH1 peripheral ========== 
2165
#define AT91C_PWMC_CH1_Reserved ((AT91_REG *)   0xFFFCC234) // (PWMC_CH1) Reserved
2166
#define AT91C_PWMC_CH1_CUPDR ((AT91_REG *)      0xFFFCC230) // (PWMC_CH1) Channel Update Register
2167
#define AT91C_PWMC_CH1_CPRDR ((AT91_REG *)      0xFFFCC228) // (PWMC_CH1) Channel Period Register
2168
#define AT91C_PWMC_CH1_CCNTR ((AT91_REG *)      0xFFFCC22C) // (PWMC_CH1) Channel Counter Register
2169
#define AT91C_PWMC_CH1_CDTYR ((AT91_REG *)      0xFFFCC224) // (PWMC_CH1) Channel Duty Cycle Register
2170
#define AT91C_PWMC_CH1_CMR ((AT91_REG *)        0xFFFCC220) // (PWMC_CH1) Channel Mode Register
2171
// ========== Register definition for PWMC_CH0 peripheral ========== 
2172
#define AT91C_PWMC_CH0_Reserved ((AT91_REG *)   0xFFFCC214) // (PWMC_CH0) Reserved
2173
#define AT91C_PWMC_CH0_CPRDR ((AT91_REG *)      0xFFFCC208) // (PWMC_CH0) Channel Period Register
2174
#define AT91C_PWMC_CH0_CDTYR ((AT91_REG *)      0xFFFCC204) // (PWMC_CH0) Channel Duty Cycle Register
2175
#define AT91C_PWMC_CH0_CMR ((AT91_REG *)        0xFFFCC200) // (PWMC_CH0) Channel Mode Register
2176
#define AT91C_PWMC_CH0_CUPDR ((AT91_REG *)      0xFFFCC210) // (PWMC_CH0) Channel Update Register
2177
#define AT91C_PWMC_CH0_CCNTR ((AT91_REG *)      0xFFFCC20C) // (PWMC_CH0) Channel Counter Register
2178
// ========== Register definition for PWMC peripheral ========== 
2179
#define AT91C_PWMC_IDR  ((AT91_REG *)   0xFFFCC014) // (PWMC) PWMC Interrupt Disable Register
2180
#define AT91C_PWMC_DIS  ((AT91_REG *)   0xFFFCC008) // (PWMC) PWMC Disable Register
2181
#define AT91C_PWMC_IER  ((AT91_REG *)   0xFFFCC010) // (PWMC) PWMC Interrupt Enable Register
2182
#define AT91C_PWMC_VR   ((AT91_REG *)   0xFFFCC0FC) // (PWMC) PWMC Version Register
2183
#define AT91C_PWMC_ISR  ((AT91_REG *)   0xFFFCC01C) // (PWMC) PWMC Interrupt Status Register
2184
#define AT91C_PWMC_SR   ((AT91_REG *)   0xFFFCC00C) // (PWMC) PWMC Status Register
2185
#define AT91C_PWMC_IMR  ((AT91_REG *)   0xFFFCC018) // (PWMC) PWMC Interrupt Mask Register
2186
#define AT91C_PWMC_MR   ((AT91_REG *)   0xFFFCC000) // (PWMC) PWMC Mode Register
2187
#define AT91C_PWMC_ENA  ((AT91_REG *)   0xFFFCC004) // (PWMC) PWMC Enable Register
2188
// ========== Register definition for UDP peripheral ========== 
2189
#define AT91C_UDP_IMR   ((AT91_REG *)   0xFFFB0018) // (UDP) Interrupt Mask Register
2190
#define AT91C_UDP_FADDR ((AT91_REG *)   0xFFFB0008) // (UDP) Function Address Register
2191
#define AT91C_UDP_NUM   ((AT91_REG *)   0xFFFB0000) // (UDP) Frame Number Register
2192
#define AT91C_UDP_FDR   ((AT91_REG *)   0xFFFB0050) // (UDP) Endpoint FIFO Data Register
2193
#define AT91C_UDP_ISR   ((AT91_REG *)   0xFFFB001C) // (UDP) Interrupt Status Register
2194
#define AT91C_UDP_CSR   ((AT91_REG *)   0xFFFB0030) // (UDP) Endpoint Control and Status Register
2195
#define AT91C_UDP_IDR   ((AT91_REG *)   0xFFFB0014) // (UDP) Interrupt Disable Register
2196
#define AT91C_UDP_ICR   ((AT91_REG *)   0xFFFB0020) // (UDP) Interrupt Clear Register
2197
#define AT91C_UDP_RSTEP ((AT91_REG *)   0xFFFB0028) // (UDP) Reset Endpoint Register
2198
#define AT91C_UDP_TXVC  ((AT91_REG *)   0xFFFB0074) // (UDP) Transceiver Control Register
2199
#define AT91C_UDP_GLBSTATE ((AT91_REG *)        0xFFFB0004) // (UDP) Global State Register
2200
#define AT91C_UDP_IER   ((AT91_REG *)   0xFFFB0010) // (UDP) Interrupt Enable Register
2201
// ========== Register definition for TC0 peripheral ========== 
2202
#define AT91C_TC0_SR    ((AT91_REG *)   0xFFFA0020) // (TC0) Status Register
2203
#define AT91C_TC0_RC    ((AT91_REG *)   0xFFFA001C) // (TC0) Register C
2204
#define AT91C_TC0_RB    ((AT91_REG *)   0xFFFA0018) // (TC0) Register B
2205
#define AT91C_TC0_CCR   ((AT91_REG *)   0xFFFA0000) // (TC0) Channel Control Register
2206
#define AT91C_TC0_CMR   ((AT91_REG *)   0xFFFA0004) // (TC0) Channel Mode Register (Capture Mode / Waveform Mode)
2207
#define AT91C_TC0_IER   ((AT91_REG *)   0xFFFA0024) // (TC0) Interrupt Enable Register
2208
#define AT91C_TC0_RA    ((AT91_REG *)   0xFFFA0014) // (TC0) Register A
2209
#define AT91C_TC0_IDR   ((AT91_REG *)   0xFFFA0028) // (TC0) Interrupt Disable Register
2210
#define AT91C_TC0_CV    ((AT91_REG *)   0xFFFA0010) // (TC0) Counter Value
2211
#define AT91C_TC0_IMR   ((AT91_REG *)   0xFFFA002C) // (TC0) Interrupt Mask Register
2212
// ========== Register definition for TC1 peripheral ========== 
2213
#define AT91C_TC1_RB    ((AT91_REG *)   0xFFFA0058) // (TC1) Register B
2214
#define AT91C_TC1_CCR   ((AT91_REG *)   0xFFFA0040) // (TC1) Channel Control Register
2215
#define AT91C_TC1_IER   ((AT91_REG *)   0xFFFA0064) // (TC1) Interrupt Enable Register
2216
#define AT91C_TC1_IDR   ((AT91_REG *)   0xFFFA0068) // (TC1) Interrupt Disable Register
2217
#define AT91C_TC1_SR    ((AT91_REG *)   0xFFFA0060) // (TC1) Status Register
2218
#define AT91C_TC1_CMR   ((AT91_REG *)   0xFFFA0044) // (TC1) Channel Mode Register (Capture Mode / Waveform Mode)
2219
#define AT91C_TC1_RA    ((AT91_REG *)   0xFFFA0054) // (TC1) Register A
2220
#define AT91C_TC1_RC    ((AT91_REG *)   0xFFFA005C) // (TC1) Register C
2221
#define AT91C_TC1_IMR   ((AT91_REG *)   0xFFFA006C) // (TC1) Interrupt Mask Register
2222
#define AT91C_TC1_CV    ((AT91_REG *)   0xFFFA0050) // (TC1) Counter Value
2223
// ========== Register definition for TC2 peripheral ========== 
2224
#define AT91C_TC2_CMR   ((AT91_REG *)   0xFFFA0084) // (TC2) Channel Mode Register (Capture Mode / Waveform Mode)
2225
#define AT91C_TC2_CCR   ((AT91_REG *)   0xFFFA0080) // (TC2) Channel Control Register
2226
#define AT91C_TC2_CV    ((AT91_REG *)   0xFFFA0090) // (TC2) Counter Value
2227
#define AT91C_TC2_RA    ((AT91_REG *)   0xFFFA0094) // (TC2) Register A
2228
#define AT91C_TC2_RB    ((AT91_REG *)   0xFFFA0098) // (TC2) Register B
2229
#define AT91C_TC2_IDR   ((AT91_REG *)   0xFFFA00A8) // (TC2) Interrupt Disable Register
2230
#define AT91C_TC2_IMR   ((AT91_REG *)   0xFFFA00AC) // (TC2) Interrupt Mask Register
2231
#define AT91C_TC2_RC    ((AT91_REG *)   0xFFFA009C) // (TC2) Register C
2232
#define AT91C_TC2_IER   ((AT91_REG *)   0xFFFA00A4) // (TC2) Interrupt Enable Register
2233
#define AT91C_TC2_SR    ((AT91_REG *)   0xFFFA00A0) // (TC2) Status Register
2234
// ========== Register definition for TCB peripheral ========== 
2235
#define AT91C_TCB_BMR   ((AT91_REG *)   0xFFFA00C4) // (TCB) TC Block Mode Register
2236
#define AT91C_TCB_BCR   ((AT91_REG *)   0xFFFA00C0) // (TCB) TC Block Control Register
2237
// ========== Register definition for CAN_MB0 peripheral ========== 
2238
#define AT91C_CAN_MB0_MDL ((AT91_REG *)         0xFFFD0214) // (CAN_MB0) MailBox Data Low Register
2239
#define AT91C_CAN_MB0_MAM ((AT91_REG *)         0xFFFD0204) // (CAN_MB0) MailBox Acceptance Mask Register
2240
#define AT91C_CAN_MB0_MCR ((AT91_REG *)         0xFFFD021C) // (CAN_MB0) MailBox Control Register
2241
#define AT91C_CAN_MB0_MID ((AT91_REG *)         0xFFFD0208) // (CAN_MB0) MailBox ID Register
2242
#define AT91C_CAN_MB0_MSR ((AT91_REG *)         0xFFFD0210) // (CAN_MB0) MailBox Status Register
2243
#define AT91C_CAN_MB0_MFID ((AT91_REG *)        0xFFFD020C) // (CAN_MB0) MailBox Family ID Register
2244
#define AT91C_CAN_MB0_MDH ((AT91_REG *)         0xFFFD0218) // (CAN_MB0) MailBox Data High Register
2245
#define AT91C_CAN_MB0_MMR ((AT91_REG *)         0xFFFD0200) // (CAN_MB0) MailBox Mode Register
2246
// ========== Register definition for CAN_MB1 peripheral ========== 
2247
#define AT91C_CAN_MB1_MDL ((AT91_REG *)         0xFFFD0234) // (CAN_MB1) MailBox Data Low Register
2248
#define AT91C_CAN_MB1_MID ((AT91_REG *)         0xFFFD0228) // (CAN_MB1) MailBox ID Register
2249
#define AT91C_CAN_MB1_MMR ((AT91_REG *)         0xFFFD0220) // (CAN_MB1) MailBox Mode Register
2250
#define AT91C_CAN_MB1_MSR ((AT91_REG *)         0xFFFD0230) // (CAN_MB1) MailBox Status Register
2251
#define AT91C_CAN_MB1_MAM ((AT91_REG *)         0xFFFD0224) // (CAN_MB1) MailBox Acceptance Mask Register
2252
#define AT91C_CAN_MB1_MDH ((AT91_REG *)         0xFFFD0238) // (CAN_MB1) MailBox Data High Register
2253
#define AT91C_CAN_MB1_MCR ((AT91_REG *)         0xFFFD023C) // (CAN_MB1) MailBox Control Register
2254
#define AT91C_CAN_MB1_MFID ((AT91_REG *)        0xFFFD022C) // (CAN_MB1) MailBox Family ID Register
2255
// ========== Register definition for CAN_MB2 peripheral ========== 
2256
#define AT91C_CAN_MB2_MCR ((AT91_REG *)         0xFFFD025C) // (CAN_MB2) MailBox Control Register
2257
#define AT91C_CAN_MB2_MDH ((AT91_REG *)         0xFFFD0258) // (CAN_MB2) MailBox Data High Register
2258
#define AT91C_CAN_MB2_MID ((AT91_REG *)         0xFFFD0248) // (CAN_MB2) MailBox ID Register
2259
#define AT91C_CAN_MB2_MDL ((AT91_REG *)         0xFFFD0254) // (CAN_MB2) MailBox Data Low Register
2260
#define AT91C_CAN_MB2_MMR ((AT91_REG *)         0xFFFD0240) // (CAN_MB2) MailBox Mode Register
2261
#define AT91C_CAN_MB2_MAM ((AT91_REG *)         0xFFFD0244) // (CAN_MB2) MailBox Acceptance Mask Register
2262
#define AT91C_CAN_MB2_MFID ((AT91_REG *)        0xFFFD024C) // (CAN_MB2) MailBox Family ID Register
2263
#define AT91C_CAN_MB2_MSR ((AT91_REG *)         0xFFFD0250) // (CAN_MB2) MailBox Status Register
2264
// ========== Register definition for CAN_MB3 peripheral ========== 
2265
#define AT91C_CAN_MB3_MFID ((AT91_REG *)        0xFFFD026C) // (CAN_MB3) MailBox Family ID Register
2266
#define AT91C_CAN_MB3_MAM ((AT91_REG *)         0xFFFD0264) // (CAN_MB3) MailBox Acceptance Mask Register
2267
#define AT91C_CAN_MB3_MID ((AT91_REG *)         0xFFFD0268) // (CAN_MB3) MailBox ID Register
2268
#define AT91C_CAN_MB3_MCR ((AT91_REG *)         0xFFFD027C) // (CAN_MB3) MailBox Control Register
2269
#define AT91C_CAN_MB3_MMR ((AT91_REG *)         0xFFFD0260) // (CAN_MB3) MailBox Mode Register
2270
#define AT91C_CAN_MB3_MSR ((AT91_REG *)         0xFFFD0270) // (CAN_MB3) MailBox Status Register
2271
#define AT91C_CAN_MB3_MDL ((AT91_REG *)         0xFFFD0274) // (CAN_MB3) MailBox Data Low Register
2272
#define AT91C_CAN_MB3_MDH ((AT91_REG *)         0xFFFD0278) // (CAN_MB3) MailBox Data High Register
2273
// ========== Register definition for CAN_MB4 peripheral ========== 
2274
#define AT91C_CAN_MB4_MID ((AT91_REG *)         0xFFFD0288) // (CAN_MB4) MailBox ID Register
2275
#define AT91C_CAN_MB4_MMR ((AT91_REG *)         0xFFFD0280) // (CAN_MB4) MailBox Mode Register
2276
#define AT91C_CAN_MB4_MDH ((AT91_REG *)         0xFFFD0298) // (CAN_MB4) MailBox Data High Register
2277
#define AT91C_CAN_MB4_MFID ((AT91_REG *)        0xFFFD028C) // (CAN_MB4) MailBox Family ID Register
2278
#define AT91C_CAN_MB4_MSR ((AT91_REG *)         0xFFFD0290) // (CAN_MB4) MailBox Status Register
2279
#define AT91C_CAN_MB4_MCR ((AT91_REG *)         0xFFFD029C) // (CAN_MB4) MailBox Control Register
2280
#define AT91C_CAN_MB4_MDL ((AT91_REG *)         0xFFFD0294) // (CAN_MB4) MailBox Data Low Register
2281
#define AT91C_CAN_MB4_MAM ((AT91_REG *)         0xFFFD0284) // (CAN_MB4) MailBox Acceptance Mask Register
2282
// ========== Register definition for CAN_MB5 peripheral ========== 
2283
#define AT91C_CAN_MB5_MSR ((AT91_REG *)         0xFFFD02B0) // (CAN_MB5) MailBox Status Register
2284
#define AT91C_CAN_MB5_MCR ((AT91_REG *)         0xFFFD02BC) // (CAN_MB5) MailBox Control Register
2285
#define AT91C_CAN_MB5_MFID ((AT91_REG *)        0xFFFD02AC) // (CAN_MB5) MailBox Family ID Register
2286
#define AT91C_CAN_MB5_MDH ((AT91_REG *)         0xFFFD02B8) // (CAN_MB5) MailBox Data High Register
2287
#define AT91C_CAN_MB5_MID ((AT91_REG *)         0xFFFD02A8) // (CAN_MB5) MailBox ID Register
2288
#define AT91C_CAN_MB5_MMR ((AT91_REG *)         0xFFFD02A0) // (CAN_MB5) MailBox Mode Register
2289
#define AT91C_CAN_MB5_MDL ((AT91_REG *)         0xFFFD02B4) // (CAN_MB5) MailBox Data Low Register
2290
#define AT91C_CAN_MB5_MAM ((AT91_REG *)         0xFFFD02A4) // (CAN_MB5) MailBox Acceptance Mask Register
2291
// ========== Register definition for CAN_MB6 peripheral ========== 
2292
#define AT91C_CAN_MB6_MFID ((AT91_REG *)        0xFFFD02CC) // (CAN_MB6) MailBox Family ID Register
2293
#define AT91C_CAN_MB6_MID ((AT91_REG *)         0xFFFD02C8) // (CAN_MB6) MailBox ID Register
2294
#define AT91C_CAN_MB6_MAM ((AT91_REG *)         0xFFFD02C4) // (CAN_MB6) MailBox Acceptance Mask Register
2295
#define AT91C_CAN_MB6_MSR ((AT91_REG *)         0xFFFD02D0) // (CAN_MB6) MailBox Status Register
2296
#define AT91C_CAN_MB6_MDL ((AT91_REG *)         0xFFFD02D4) // (CAN_MB6) MailBox Data Low Register
2297
#define AT91C_CAN_MB6_MCR ((AT91_REG *)         0xFFFD02DC) // (CAN_MB6) MailBox Control Register
2298
#define AT91C_CAN_MB6_MDH ((AT91_REG *)         0xFFFD02D8) // (CAN_MB6) MailBox Data High Register
2299
#define AT91C_CAN_MB6_MMR ((AT91_REG *)         0xFFFD02C0) // (CAN_MB6) MailBox Mode Register
2300
// ========== Register definition for CAN_MB7 peripheral ========== 
2301
#define AT91C_CAN_MB7_MCR ((AT91_REG *)         0xFFFD02FC) // (CAN_MB7) MailBox Control Register
2302
#define AT91C_CAN_MB7_MDH ((AT91_REG *)         0xFFFD02F8) // (CAN_MB7) MailBox Data High Register
2303
#define AT91C_CAN_MB7_MFID ((AT91_REG *)        0xFFFD02EC) // (CAN_MB7) MailBox Family ID Register
2304
#define AT91C_CAN_MB7_MDL ((AT91_REG *)         0xFFFD02F4) // (CAN_MB7) MailBox Data Low Register
2305
#define AT91C_CAN_MB7_MID ((AT91_REG *)         0xFFFD02E8) // (CAN_MB7) MailBox ID Register
2306
#define AT91C_CAN_MB7_MMR ((AT91_REG *)         0xFFFD02E0) // (CAN_MB7) MailBox Mode Register
2307
#define AT91C_CAN_MB7_MAM ((AT91_REG *)         0xFFFD02E4) // (CAN_MB7) MailBox Acceptance Mask Register
2308
#define AT91C_CAN_MB7_MSR ((AT91_REG *)         0xFFFD02F0) // (CAN_MB7) MailBox Status Register
2309
// ========== Register definition for CAN peripheral ========== 
2310
#define AT91C_CAN_TCR   ((AT91_REG *)   0xFFFD0024) // (CAN) Transfer Command Register
2311
#define AT91C_CAN_IMR   ((AT91_REG *)   0xFFFD000C) // (CAN) Interrupt Mask Register
2312
#define AT91C_CAN_IER   ((AT91_REG *)   0xFFFD0004) // (CAN) Interrupt Enable Register
2313
#define AT91C_CAN_ECR   ((AT91_REG *)   0xFFFD0020) // (CAN) Error Counter Register
2314
#define AT91C_CAN_TIMESTP ((AT91_REG *)         0xFFFD001C) // (CAN) Time Stamp Register
2315
#define AT91C_CAN_MR    ((AT91_REG *)   0xFFFD0000) // (CAN) Mode Register
2316
#define AT91C_CAN_IDR   ((AT91_REG *)   0xFFFD0008) // (CAN) Interrupt Disable Register
2317
#define AT91C_CAN_ACR   ((AT91_REG *)   0xFFFD0028) // (CAN) Abort Command Register
2318
#define AT91C_CAN_TIM   ((AT91_REG *)   0xFFFD0018) // (CAN) Timer Register
2319
#define AT91C_CAN_SR    ((AT91_REG *)   0xFFFD0010) // (CAN) Status Register
2320
#define AT91C_CAN_BR    ((AT91_REG *)   0xFFFD0014) // (CAN) Baudrate Register
2321
#define AT91C_CAN_VR    ((AT91_REG *)   0xFFFD00FC) // (CAN) Version Register
2322
// ========== Register definition for EMAC peripheral ========== 
2323
#define AT91C_EMAC_ISR  ((AT91_REG *)   0xFFFDC024) // (EMAC) Interrupt Status Register
2324
#define AT91C_EMAC_SA4H ((AT91_REG *)   0xFFFDC0B4) // (EMAC) Specific Address 4 Top, Last 2 bytes
2325
#define AT91C_EMAC_SA1L ((AT91_REG *)   0xFFFDC098) // (EMAC) Specific Address 1 Bottom, First 4 bytes
2326
#define AT91C_EMAC_ELE  ((AT91_REG *)   0xFFFDC078) // (EMAC) Excessive Length Errors Register
2327
#define AT91C_EMAC_LCOL ((AT91_REG *)   0xFFFDC05C) // (EMAC) Late Collision Register
2328
#define AT91C_EMAC_RLE  ((AT91_REG *)   0xFFFDC088) // (EMAC) Receive Length Field Mismatch Register
2329
#define AT91C_EMAC_WOL  ((AT91_REG *)   0xFFFDC0C4) // (EMAC) Wake On LAN Register
2330
#define AT91C_EMAC_DTF  ((AT91_REG *)   0xFFFDC058) // (EMAC) Deferred Transmission Frame Register
2331
#define AT91C_EMAC_TUND ((AT91_REG *)   0xFFFDC064) // (EMAC) Transmit Underrun Error Register
2332
#define AT91C_EMAC_NCR  ((AT91_REG *)   0xFFFDC000) // (EMAC) Network Control Register
2333
#define AT91C_EMAC_SA4L ((AT91_REG *)   0xFFFDC0B0) // (EMAC) Specific Address 4 Bottom, First 4 bytes
2334
#define AT91C_EMAC_RSR  ((AT91_REG *)   0xFFFDC020) // (EMAC) Receive Status Register
2335
#define AT91C_EMAC_SA3L ((AT91_REG *)   0xFFFDC0A8) // (EMAC) Specific Address 3 Bottom, First 4 bytes
2336
#define AT91C_EMAC_TSR  ((AT91_REG *)   0xFFFDC014) // (EMAC) Transmit Status Register
2337
#define AT91C_EMAC_IDR  ((AT91_REG *)   0xFFFDC02C) // (EMAC) Interrupt Disable Register
2338
#define AT91C_EMAC_RSE  ((AT91_REG *)   0xFFFDC074) // (EMAC) Receive Symbol Errors Register
2339
#define AT91C_EMAC_ECOL ((AT91_REG *)   0xFFFDC060) // (EMAC) Excessive Collision Register
2340
#define AT91C_EMAC_TID  ((AT91_REG *)   0xFFFDC0B8) // (EMAC) Type ID Checking Register
2341
#define AT91C_EMAC_HRB  ((AT91_REG *)   0xFFFDC090) // (EMAC) Hash Address Bottom[31:0]
2342
#define AT91C_EMAC_TBQP ((AT91_REG *)   0xFFFDC01C) // (EMAC) Transmit Buffer Queue Pointer
2343
#define AT91C_EMAC_USRIO ((AT91_REG *)  0xFFFDC0C0) // (EMAC) USER Input/Output Register
2344
#define AT91C_EMAC_PTR  ((AT91_REG *)   0xFFFDC038) // (EMAC) Pause Time Register
2345
#define AT91C_EMAC_SA2H ((AT91_REG *)   0xFFFDC0A4) // (EMAC) Specific Address 2 Top, Last 2 bytes
2346
#define AT91C_EMAC_ROV  ((AT91_REG *)   0xFFFDC070) // (EMAC) Receive Overrun Errors Register
2347
#define AT91C_EMAC_ALE  ((AT91_REG *)   0xFFFDC054) // (EMAC) Alignment Error Register
2348
#define AT91C_EMAC_RJA  ((AT91_REG *)   0xFFFDC07C) // (EMAC) Receive Jabbers Register
2349
#define AT91C_EMAC_RBQP ((AT91_REG *)   0xFFFDC018) // (EMAC) Receive Buffer Queue Pointer
2350
#define AT91C_EMAC_TPF  ((AT91_REG *)   0xFFFDC08C) // (EMAC) Transmitted Pause Frames Register
2351
#define AT91C_EMAC_NCFGR ((AT91_REG *)  0xFFFDC004) // (EMAC) Network Configuration Register
2352
#define AT91C_EMAC_HRT  ((AT91_REG *)   0xFFFDC094) // (EMAC) Hash Address Top[63:32]
2353
#define AT91C_EMAC_USF  ((AT91_REG *)   0xFFFDC080) // (EMAC) Undersize Frames Register
2354
#define AT91C_EMAC_FCSE ((AT91_REG *)   0xFFFDC050) // (EMAC) Frame Check Sequence Error Register
2355
#define AT91C_EMAC_TPQ  ((AT91_REG *)   0xFFFDC0BC) // (EMAC) Transmit Pause Quantum Register
2356
#define AT91C_EMAC_MAN  ((AT91_REG *)   0xFFFDC034) // (EMAC) PHY Maintenance Register
2357
#define AT91C_EMAC_FTO  ((AT91_REG *)   0xFFFDC040) // (EMAC) Frames Transmitted OK Register
2358
#define AT91C_EMAC_REV  ((AT91_REG *)   0xFFFDC0FC) // (EMAC) Revision Register
2359
#define AT91C_EMAC_IMR  ((AT91_REG *)   0xFFFDC030) // (EMAC) Interrupt Mask Register
2360
#define AT91C_EMAC_SCF  ((AT91_REG *)   0xFFFDC044) // (EMAC) Single Collision Frame Register
2361
#define AT91C_EMAC_PFR  ((AT91_REG *)   0xFFFDC03C) // (EMAC) Pause Frames received Register
2362
#define AT91C_EMAC_MCF  ((AT91_REG *)   0xFFFDC048) // (EMAC) Multiple Collision Frame Register
2363
#define AT91C_EMAC_NSR  ((AT91_REG *)   0xFFFDC008) // (EMAC) Network Status Register
2364
#define AT91C_EMAC_SA2L ((AT91_REG *)   0xFFFDC0A0) // (EMAC) Specific Address 2 Bottom, First 4 bytes
2365
#define AT91C_EMAC_FRO  ((AT91_REG *)   0xFFFDC04C) // (EMAC) Frames Received OK Register
2366
#define AT91C_EMAC_IER  ((AT91_REG *)   0xFFFDC028) // (EMAC) Interrupt Enable Register
2367
#define AT91C_EMAC_SA1H ((AT91_REG *)   0xFFFDC09C) // (EMAC) Specific Address 1 Top, Last 2 bytes
2368
#define AT91C_EMAC_CSE  ((AT91_REG *)   0xFFFDC068) // (EMAC) Carrier Sense Error Register
2369
#define AT91C_EMAC_SA3H ((AT91_REG *)   0xFFFDC0AC) // (EMAC) Specific Address 3 Top, Last 2 bytes
2370
#define AT91C_EMAC_RRE  ((AT91_REG *)   0xFFFDC06C) // (EMAC) Receive Ressource Error Register
2371
#define AT91C_EMAC_STE  ((AT91_REG *)   0xFFFDC084) // (EMAC) SQE Test Error Register
2372
// ========== Register definition for PDC_ADC peripheral ========== 
2373
#define AT91C_ADC_PTSR  ((AT91_REG *)   0xFFFD8124) // (PDC_ADC) PDC Transfer Status Register
2374
#define AT91C_ADC_PTCR  ((AT91_REG *)   0xFFFD8120) // (PDC_ADC) PDC Transfer Control Register
2375
#define AT91C_ADC_TNPR  ((AT91_REG *)   0xFFFD8118) // (PDC_ADC) Transmit Next Pointer Register
2376
#define AT91C_ADC_TNCR  ((AT91_REG *)   0xFFFD811C) // (PDC_ADC) Transmit Next Counter Register
2377
#define AT91C_ADC_RNPR  ((AT91_REG *)   0xFFFD8110) // (PDC_ADC) Receive Next Pointer Register
2378
#define AT91C_ADC_RNCR  ((AT91_REG *)   0xFFFD8114) // (PDC_ADC) Receive Next Counter Register
2379
#define AT91C_ADC_RPR   ((AT91_REG *)   0xFFFD8100) // (PDC_ADC) Receive Pointer Register
2380
#define AT91C_ADC_TCR   ((AT91_REG *)   0xFFFD810C) // (PDC_ADC) Transmit Counter Register
2381
#define AT91C_ADC_TPR   ((AT91_REG *)   0xFFFD8108) // (PDC_ADC) Transmit Pointer Register
2382
#define AT91C_ADC_RCR   ((AT91_REG *)   0xFFFD8104) // (PDC_ADC) Receive Counter Register
2383
// ========== Register definition for ADC peripheral ========== 
2384
#define AT91C_ADC_CDR2  ((AT91_REG *)   0xFFFD8038) // (ADC) ADC Channel Data Register 2
2385
#define AT91C_ADC_CDR3  ((AT91_REG *)   0xFFFD803C) // (ADC) ADC Channel Data Register 3
2386
#define AT91C_ADC_CDR0  ((AT91_REG *)   0xFFFD8030) // (ADC) ADC Channel Data Register 0
2387
#define AT91C_ADC_CDR5  ((AT91_REG *)   0xFFFD8044) // (ADC) ADC Channel Data Register 5
2388
#define AT91C_ADC_CHDR  ((AT91_REG *)   0xFFFD8014) // (ADC) ADC Channel Disable Register
2389
#define AT91C_ADC_SR    ((AT91_REG *)   0xFFFD801C) // (ADC) ADC Status Register
2390
#define AT91C_ADC_CDR4  ((AT91_REG *)   0xFFFD8040) // (ADC) ADC Channel Data Register 4
2391
#define AT91C_ADC_CDR1  ((AT91_REG *)   0xFFFD8034) // (ADC) ADC Channel Data Register 1
2392
#define AT91C_ADC_LCDR  ((AT91_REG *)   0xFFFD8020) // (ADC) ADC Last Converted Data Register
2393
#define AT91C_ADC_IDR   ((AT91_REG *)   0xFFFD8028) // (ADC) ADC Interrupt Disable Register
2394
#define AT91C_ADC_CR    ((AT91_REG *)   0xFFFD8000) // (ADC) ADC Control Register
2395
#define AT91C_ADC_CDR7  ((AT91_REG *)   0xFFFD804C) // (ADC) ADC Channel Data Register 7
2396
#define AT91C_ADC_CDR6  ((AT91_REG *)   0xFFFD8048) // (ADC) ADC Channel Data Register 6
2397
#define AT91C_ADC_IER   ((AT91_REG *)   0xFFFD8024) // (ADC) ADC Interrupt Enable Register
2398
#define AT91C_ADC_CHER  ((AT91_REG *)   0xFFFD8010) // (ADC) ADC Channel Enable Register
2399
#define AT91C_ADC_CHSR  ((AT91_REG *)   0xFFFD8018) // (ADC) ADC Channel Status Register
2400
#define AT91C_ADC_MR    ((AT91_REG *)   0xFFFD8004) // (ADC) ADC Mode Register
2401
#define AT91C_ADC_IMR   ((AT91_REG *)   0xFFFD802C) // (ADC) ADC Interrupt Mask Register
2402
// ========== Register definition for PDC_AES peripheral ========== 
2403
#define AT91C_AES_TPR   ((AT91_REG *)   0xFFFA4108) // (PDC_AES) Transmit Pointer Register
2404
#define AT91C_AES_PTCR  ((AT91_REG *)   0xFFFA4120) // (PDC_AES) PDC Transfer Control Register
2405
#define AT91C_AES_RNPR  ((AT91_REG *)   0xFFFA4110) // (PDC_AES) Receive Next Pointer Register
2406
#define AT91C_AES_TNCR  ((AT91_REG *)   0xFFFA411C) // (PDC_AES) Transmit Next Counter Register
2407
#define AT91C_AES_TCR   ((AT91_REG *)   0xFFFA410C) // (PDC_AES) Transmit Counter Register
2408
#define AT91C_AES_RCR   ((AT91_REG *)   0xFFFA4104) // (PDC_AES) Receive Counter Register
2409
#define AT91C_AES_RNCR  ((AT91_REG *)   0xFFFA4114) // (PDC_AES) Receive Next Counter Register
2410
#define AT91C_AES_TNPR  ((AT91_REG *)   0xFFFA4118) // (PDC_AES) Transmit Next Pointer Register
2411
#define AT91C_AES_RPR   ((AT91_REG *)   0xFFFA4100) // (PDC_AES) Receive Pointer Register
2412
#define AT91C_AES_PTSR  ((AT91_REG *)   0xFFFA4124) // (PDC_AES) PDC Transfer Status Register
2413
// ========== Register definition for AES peripheral ========== 
2414
#define AT91C_AES_IVxR  ((AT91_REG *)   0xFFFA4060) // (AES) Initialization Vector x Register
2415
#define AT91C_AES_MR    ((AT91_REG *)   0xFFFA4004) // (AES) Mode Register
2416
#define AT91C_AES_VR    ((AT91_REG *)   0xFFFA40FC) // (AES) AES Version Register
2417
#define AT91C_AES_ODATAxR ((AT91_REG *)         0xFFFA4050) // (AES) Output Data x Register
2418
#define AT91C_AES_IDATAxR ((AT91_REG *)         0xFFFA4040) // (AES) Input Data x Register
2419
#define AT91C_AES_CR    ((AT91_REG *)   0xFFFA4000) // (AES) Control Register
2420
#define AT91C_AES_IDR   ((AT91_REG *)   0xFFFA4014) // (AES) Interrupt Disable Register
2421
#define AT91C_AES_IMR   ((AT91_REG *)   0xFFFA4018) // (AES) Interrupt Mask Register
2422
#define AT91C_AES_IER   ((AT91_REG *)   0xFFFA4010) // (AES) Interrupt Enable Register
2423
#define AT91C_AES_KEYWxR ((AT91_REG *)  0xFFFA4020) // (AES) Key Word x Register
2424
#define AT91C_AES_ISR   ((AT91_REG *)   0xFFFA401C) // (AES) Interrupt Status Register
2425
// ========== Register definition for PDC_TDES peripheral ========== 
2426
#define AT91C_TDES_RNCR ((AT91_REG *)   0xFFFA8114) // (PDC_TDES) Receive Next Counter Register
2427
#define AT91C_TDES_TCR  ((AT91_REG *)   0xFFFA810C) // (PDC_TDES) Transmit Counter Register
2428
#define AT91C_TDES_RCR  ((AT91_REG *)   0xFFFA8104) // (PDC_TDES) Receive Counter Register
2429
#define AT91C_TDES_TNPR ((AT91_REG *)   0xFFFA8118) // (PDC_TDES) Transmit Next Pointer Register
2430
#define AT91C_TDES_RNPR ((AT91_REG *)   0xFFFA8110) // (PDC_TDES) Receive Next Pointer Register
2431
#define AT91C_TDES_RPR  ((AT91_REG *)   0xFFFA8100) // (PDC_TDES) Receive Pointer Register
2432
#define AT91C_TDES_TNCR ((AT91_REG *)   0xFFFA811C) // (PDC_TDES) Transmit Next Counter Register
2433
#define AT91C_TDES_TPR  ((AT91_REG *)   0xFFFA8108) // (PDC_TDES) Transmit Pointer Register
2434
#define AT91C_TDES_PTSR ((AT91_REG *)   0xFFFA8124) // (PDC_TDES) PDC Transfer Status Register
2435
#define AT91C_TDES_PTCR ((AT91_REG *)   0xFFFA8120) // (PDC_TDES) PDC Transfer Control Register
2436
// ========== Register definition for TDES peripheral ========== 
2437
#define AT91C_TDES_KEY2WxR ((AT91_REG *)        0xFFFA8028) // (TDES) Key 2 Word x Register
2438
#define AT91C_TDES_KEY3WxR ((AT91_REG *)        0xFFFA8030) // (TDES) Key 3 Word x Register
2439
#define AT91C_TDES_IDR  ((AT91_REG *)   0xFFFA8014) // (TDES) Interrupt Disable Register
2440
#define AT91C_TDES_VR   ((AT91_REG *)   0xFFFA80FC) // (TDES) TDES Version Register
2441
#define AT91C_TDES_IVxR ((AT91_REG *)   0xFFFA8060) // (TDES) Initialization Vector x Register
2442
#define AT91C_TDES_ODATAxR ((AT91_REG *)        0xFFFA8050) // (TDES) Output Data x Register
2443
#define AT91C_TDES_IMR  ((AT91_REG *)   0xFFFA8018) // (TDES) Interrupt Mask Register
2444
#define AT91C_TDES_MR   ((AT91_REG *)   0xFFFA8004) // (TDES) Mode Register
2445
#define AT91C_TDES_CR   ((AT91_REG *)   0xFFFA8000) // (TDES) Control Register
2446
#define AT91C_TDES_IER  ((AT91_REG *)   0xFFFA8010) // (TDES) Interrupt Enable Register
2447
#define AT91C_TDES_ISR  ((AT91_REG *)   0xFFFA801C) // (TDES) Interrupt Status Register
2448
#define AT91C_TDES_IDATAxR ((AT91_REG *)        0xFFFA8040) // (TDES) Input Data x Register
2449
#define AT91C_TDES_KEY1WxR ((AT91_REG *)        0xFFFA8020) // (TDES) Key 1 Word x Register
2450
 
2451
// *****************************************************************************
2452
//               PIO DEFINITIONS FOR AT91SAM7X256
2453
// *****************************************************************************
2454
#define AT91C_PIO_PA0        ((unsigned int) 1 <<  0) // Pin Controlled by PA0
2455
#define AT91C_PA0_RXD0     ((unsigned int) AT91C_PIO_PA0) //  USART 0 Receive Data
2456
#define AT91C_PIO_PA1        ((unsigned int) 1 <<  1) // Pin Controlled by PA1
2457
#define AT91C_PA1_TXD0     ((unsigned int) AT91C_PIO_PA1) //  USART 0 Transmit Data
2458
#define AT91C_PIO_PA10       ((unsigned int) 1 << 10) // Pin Controlled by PA10
2459
#define AT91C_PA10_TWD      ((unsigned int) AT91C_PIO_PA10) //  TWI Two-wire Serial Data
2460
#define AT91C_PIO_PA11       ((unsigned int) 1 << 11) // Pin Controlled by PA11
2461
#define AT91C_PA11_TWCK     ((unsigned int) AT91C_PIO_PA11) //  TWI Two-wire Serial Clock
2462
#define AT91C_PIO_PA12       ((unsigned int) 1 << 12) // Pin Controlled by PA12
2463
#define AT91C_PA12_NPCS00   ((unsigned int) AT91C_PIO_PA12) //  SPI 0 Peripheral Chip Select 0
2464
#define AT91C_PIO_PA13       ((unsigned int) 1 << 13) // Pin Controlled by PA13
2465
#define AT91C_PA13_NPCS01   ((unsigned int) AT91C_PIO_PA13) //  SPI 0 Peripheral Chip Select 1
2466
#define AT91C_PA13_PCK1     ((unsigned int) AT91C_PIO_PA13) //  PMC Programmable Clock Output 1
2467
#define AT91C_PIO_PA14       ((unsigned int) 1 << 14) // Pin Controlled by PA14
2468
#define AT91C_PA14_NPCS02   ((unsigned int) AT91C_PIO_PA14) //  SPI 0 Peripheral Chip Select 2
2469
#define AT91C_PA14_IRQ1     ((unsigned int) AT91C_PIO_PA14) //  External Interrupt 1
2470
#define AT91C_PIO_PA15       ((unsigned int) 1 << 15) // Pin Controlled by PA15
2471
#define AT91C_PA15_NPCS03   ((unsigned int) AT91C_PIO_PA15) //  SPI 0 Peripheral Chip Select 3
2472
#define AT91C_PA15_TCLK2    ((unsigned int) AT91C_PIO_PA15) //  Timer Counter 2 external clock input
2473
#define AT91C_PIO_PA16       ((unsigned int) 1 << 16) // Pin Controlled by PA16
2474
#define AT91C_PA16_MISO0    ((unsigned int) AT91C_PIO_PA16) //  SPI 0 Master In Slave
2475
#define AT91C_PIO_PA17       ((unsigned int) 1 << 17) // Pin Controlled by PA17
2476
#define AT91C_PA17_MOSI0    ((unsigned int) AT91C_PIO_PA17) //  SPI 0 Master Out Slave
2477
#define AT91C_PIO_PA18       ((unsigned int) 1 << 18) // Pin Controlled by PA18
2478
#define AT91C_PA18_SPCK0    ((unsigned int) AT91C_PIO_PA18) //  SPI 0 Serial Clock
2479
#define AT91C_PIO_PA19       ((unsigned int) 1 << 19) // Pin Controlled by PA19
2480
#define AT91C_PA19_CANRX    ((unsigned int) AT91C_PIO_PA19) //  CAN Receive
2481
#define AT91C_PIO_PA2        ((unsigned int) 1 <<  2) // Pin Controlled by PA2
2482
#define AT91C_PA2_SCK0     ((unsigned int) AT91C_PIO_PA2) //  USART 0 Serial Clock
2483
#define AT91C_PA2_NPCS11   ((unsigned int) AT91C_PIO_PA2) //  SPI 1 Peripheral Chip Select 1
2484
#define AT91C_PIO_PA20       ((unsigned int) 1 << 20) // Pin Controlled by PA20
2485
#define AT91C_PA20_CANTX    ((unsigned int) AT91C_PIO_PA20) //  CAN Transmit
2486
#define AT91C_PIO_PA21       ((unsigned int) 1 << 21) // Pin Controlled by PA21
2487
#define AT91C_PA21_TF       ((unsigned int) AT91C_PIO_PA21) //  SSC Transmit Frame Sync
2488
#define AT91C_PA21_NPCS10   ((unsigned int) AT91C_PIO_PA21) //  SPI 1 Peripheral Chip Select 0
2489
#define AT91C_PIO_PA22       ((unsigned int) 1 << 22) // Pin Controlled by PA22
2490
#define AT91C_PA22_TK       ((unsigned int) AT91C_PIO_PA22) //  SSC Transmit Clock
2491
#define AT91C_PA22_SPCK1    ((unsigned int) AT91C_PIO_PA22) //  SPI 1 Serial Clock
2492
#define AT91C_PIO_PA23       ((unsigned int) 1 << 23) // Pin Controlled by PA23
2493
#define AT91C_PA23_TD       ((unsigned int) AT91C_PIO_PA23) //  SSC Transmit data
2494
#define AT91C_PA23_MOSI1    ((unsigned int) AT91C_PIO_PA23) //  SPI 1 Master Out Slave
2495
#define AT91C_PIO_PA24       ((unsigned int) 1 << 24) // Pin Controlled by PA24
2496
#define AT91C_PA24_RD       ((unsigned int) AT91C_PIO_PA24) //  SSC Receive Data
2497
#define AT91C_PA24_MISO1    ((unsigned int) AT91C_PIO_PA24) //  SPI 1 Master In Slave
2498
#define AT91C_PIO_PA25       ((unsigned int) 1 << 25) // Pin Controlled by PA25
2499
#define AT91C_PA25_RK       ((unsigned int) AT91C_PIO_PA25) //  SSC Receive Clock
2500
#define AT91C_PA25_NPCS11   ((unsigned int) AT91C_PIO_PA25) //  SPI 1 Peripheral Chip Select 1
2501
#define AT91C_PIO_PA26       ((unsigned int) 1 << 26) // Pin Controlled by PA26
2502
#define AT91C_PA26_RF       ((unsigned int) AT91C_PIO_PA26) //  SSC Receive Frame Sync
2503
#define AT91C_PA26_NPCS12   ((unsigned int) AT91C_PIO_PA26) //  SPI 1 Peripheral Chip Select 2
2504
#define AT91C_PIO_PA27       ((unsigned int) 1 << 27) // Pin Controlled by PA27
2505
#define AT91C_PA27_DRXD     ((unsigned int) AT91C_PIO_PA27) //  DBGU Debug Receive Data
2506
#define AT91C_PA27_PCK3     ((unsigned int) AT91C_PIO_PA27) //  PMC Programmable Clock Output 3
2507
#define AT91C_PIO_PA28       ((unsigned int) 1 << 28) // Pin Controlled by PA28
2508
#define AT91C_PA28_DTXD     ((unsigned int) AT91C_PIO_PA28) //  DBGU Debug Transmit Data
2509
#define AT91C_PIO_PA29       ((unsigned int) 1 << 29) // Pin Controlled by PA29
2510
#define AT91C_PA29_FIQ      ((unsigned int) AT91C_PIO_PA29) //  AIC Fast Interrupt Input
2511
#define AT91C_PA29_NPCS13   ((unsigned int) AT91C_PIO_PA29) //  SPI 1 Peripheral Chip Select 3
2512
#define AT91C_PIO_PA3        ((unsigned int) 1 <<  3) // Pin Controlled by PA3
2513
#define AT91C_PA3_RTS0     ((unsigned int) AT91C_PIO_PA3) //  USART 0 Ready To Send
2514
#define AT91C_PA3_NPCS12   ((unsigned int) AT91C_PIO_PA3) //  SPI 1 Peripheral Chip Select 2
2515
#define AT91C_PIO_PA30       ((unsigned int) 1 << 30) // Pin Controlled by PA30
2516
#define AT91C_PA30_IRQ0     ((unsigned int) AT91C_PIO_PA30) //  External Interrupt 0
2517
#define AT91C_PA30_PCK2     ((unsigned int) AT91C_PIO_PA30) //  PMC Programmable Clock Output 2
2518
#define AT91C_PIO_PA4        ((unsigned int) 1 <<  4) // Pin Controlled by PA4
2519
#define AT91C_PA4_CTS0     ((unsigned int) AT91C_PIO_PA4) //  USART 0 Clear To Send
2520
#define AT91C_PA4_NPCS13   ((unsigned int) AT91C_PIO_PA4) //  SPI 1 Peripheral Chip Select 3
2521
#define AT91C_PIO_PA5        ((unsigned int) 1 <<  5) // Pin Controlled by PA5
2522
#define AT91C_PA5_RXD1     ((unsigned int) AT91C_PIO_PA5) //  USART 1 Receive Data
2523
#define AT91C_PIO_PA6        ((unsigned int) 1 <<  6) // Pin Controlled by PA6
2524
#define AT91C_PA6_TXD1     ((unsigned int) AT91C_PIO_PA6) //  USART 1 Transmit Data
2525
#define AT91C_PIO_PA7        ((unsigned int) 1 <<  7) // Pin Controlled by PA7
2526
#define AT91C_PA7_SCK1     ((unsigned int) AT91C_PIO_PA7) //  USART 1 Serial Clock
2527
#define AT91C_PA7_NPCS01   ((unsigned int) AT91C_PIO_PA7) //  SPI 0 Peripheral Chip Select 1
2528
#define AT91C_PIO_PA8        ((unsigned int) 1 <<  8) // Pin Controlled by PA8
2529
#define AT91C_PA8_RTS1     ((unsigned int) AT91C_PIO_PA8) //  USART 1 Ready To Send
2530
#define AT91C_PA8_NPCS02   ((unsigned int) AT91C_PIO_PA8) //  SPI 0 Peripheral Chip Select 2
2531
#define AT91C_PIO_PA9        ((unsigned int) 1 <<  9) // Pin Controlled by PA9
2532
#define AT91C_PA9_CTS1     ((unsigned int) AT91C_PIO_PA9) //  USART 1 Clear To Send
2533
#define AT91C_PA9_NPCS03   ((unsigned int) AT91C_PIO_PA9) //  SPI 0 Peripheral Chip Select 3
2534
#define AT91C_PIO_PB0        ((unsigned int) 1 <<  0) // Pin Controlled by PB0
2535
#define AT91C_PB0_ETXCK_EREFCK ((unsigned int) AT91C_PIO_PB0) //  Ethernet MAC Transmit Clock/Reference Clock
2536
#define AT91C_PB0_PCK0     ((unsigned int) AT91C_PIO_PB0) //  PMC Programmable Clock Output 0
2537
#define AT91C_PIO_PB1        ((unsigned int) 1 <<  1) // Pin Controlled by PB1
2538
#define AT91C_PB1_ETXEN    ((unsigned int) AT91C_PIO_PB1) //  Ethernet MAC Transmit Enable
2539
#define AT91C_PIO_PB10       ((unsigned int) 1 << 10) // Pin Controlled by PB10
2540
#define AT91C_PB10_ETX2     ((unsigned int) AT91C_PIO_PB10) //  Ethernet MAC Transmit Data 2
2541
#define AT91C_PB10_NPCS11   ((unsigned int) AT91C_PIO_PB10) //  SPI 1 Peripheral Chip Select 1
2542
#define AT91C_PIO_PB11       ((unsigned int) 1 << 11) // Pin Controlled by PB11
2543
#define AT91C_PB11_ETX3     ((unsigned int) AT91C_PIO_PB11) //  Ethernet MAC Transmit Data 3
2544
#define AT91C_PB11_NPCS12   ((unsigned int) AT91C_PIO_PB11) //  SPI 1 Peripheral Chip Select 2
2545
#define AT91C_PIO_PB12       ((unsigned int) 1 << 12) // Pin Controlled by PB12
2546
#define AT91C_PB12_ETXER    ((unsigned int) AT91C_PIO_PB12) //  Ethernet MAC Transmikt Coding Error
2547
#define AT91C_PB12_TCLK0    ((unsigned int) AT91C_PIO_PB12) //  Timer Counter 0 external clock input
2548
#define AT91C_PIO_PB13       ((unsigned int) 1 << 13) // Pin Controlled by PB13
2549
#define AT91C_PB13_ERX2     ((unsigned int) AT91C_PIO_PB13) //  Ethernet MAC Receive Data 2
2550
#define AT91C_PB13_NPCS01   ((unsigned int) AT91C_PIO_PB13) //  SPI 0 Peripheral Chip Select 1
2551
#define AT91C_PIO_PB14       ((unsigned int) 1 << 14) // Pin Controlled by PB14
2552
#define AT91C_PB14_ERX3     ((unsigned int) AT91C_PIO_PB14) //  Ethernet MAC Receive Data 3
2553
#define AT91C_PB14_NPCS02   ((unsigned int) AT91C_PIO_PB14) //  SPI 0 Peripheral Chip Select 2
2554
#define AT91C_PIO_PB15       ((unsigned int) 1 << 15) // Pin Controlled by PB15
2555
#define AT91C_PB15_ERXDV    ((unsigned int) AT91C_PIO_PB15) //  Ethernet MAC Receive Data Valid
2556
#define AT91C_PIO_PB16       ((unsigned int) 1 << 16) // Pin Controlled by PB16
2557
#define AT91C_PB16_ECOL     ((unsigned int) AT91C_PIO_PB16) //  Ethernet MAC Collision Detected
2558
#define AT91C_PB16_NPCS13   ((unsigned int) AT91C_PIO_PB16) //  SPI 1 Peripheral Chip Select 3
2559
#define AT91C_PIO_PB17       ((unsigned int) 1 << 17) // Pin Controlled by PB17
2560
#define AT91C_PB17_ERXCK    ((unsigned int) AT91C_PIO_PB17) //  Ethernet MAC Receive Clock
2561
#define AT91C_PB17_NPCS03   ((unsigned int) AT91C_PIO_PB17) //  SPI 0 Peripheral Chip Select 3
2562
#define AT91C_PIO_PB18       ((unsigned int) 1 << 18) // Pin Controlled by PB18
2563
#define AT91C_PB18_EF100    ((unsigned int) AT91C_PIO_PB18) //  Ethernet MAC Force 100 Mbits/sec
2564
#define AT91C_PB18_ADTRG    ((unsigned int) AT91C_PIO_PB18) //  ADC External Trigger
2565
#define AT91C_PIO_PB19       ((unsigned int) 1 << 19) // Pin Controlled by PB19
2566
#define AT91C_PB19_PWM0     ((unsigned int) AT91C_PIO_PB19) //  PWM Channel 0
2567
#define AT91C_PB19_TCLK1    ((unsigned int) AT91C_PIO_PB19) //  Timer Counter 1 external clock input
2568
#define AT91C_PIO_PB2        ((unsigned int) 1 <<  2) // Pin Controlled by PB2
2569
#define AT91C_PB2_ETX0     ((unsigned int) AT91C_PIO_PB2) //  Ethernet MAC Transmit Data 0
2570
#define AT91C_PIO_PB20       ((unsigned int) 1 << 20) // Pin Controlled by PB20
2571
#define AT91C_PB20_PWM1     ((unsigned int) AT91C_PIO_PB20) //  PWM Channel 1
2572
#define AT91C_PB20_PCK0     ((unsigned int) AT91C_PIO_PB20) //  PMC Programmable Clock Output 0
2573
#define AT91C_PIO_PB21       ((unsigned int) 1 << 21) // Pin Controlled by PB21
2574
#define AT91C_PB21_PWM2     ((unsigned int) AT91C_PIO_PB21) //  PWM Channel 2
2575
#define AT91C_PB21_PCK1     ((unsigned int) AT91C_PIO_PB21) //  PMC Programmable Clock Output 1
2576
#define AT91C_PIO_PB22       ((unsigned int) 1 << 22) // Pin Controlled by PB22
2577
#define AT91C_PB22_PWM3     ((unsigned int) AT91C_PIO_PB22) //  PWM Channel 3
2578
#define AT91C_PB22_PCK2     ((unsigned int) AT91C_PIO_PB22) //  PMC Programmable Clock Output 2
2579
#define AT91C_PIO_PB23       ((unsigned int) 1 << 23) // Pin Controlled by PB23
2580
#define AT91C_PB23_TIOA0    ((unsigned int) AT91C_PIO_PB23) //  Timer Counter 0 Multipurpose Timer I/O Pin A
2581
#define AT91C_PB23_DCD1     ((unsigned int) AT91C_PIO_PB23) //  USART 1 Data Carrier Detect
2582
#define AT91C_PIO_PB24       ((unsigned int) 1 << 24) // Pin Controlled by PB24
2583
#define AT91C_PB24_TIOB0    ((unsigned int) AT91C_PIO_PB24) //  Timer Counter 0 Multipurpose Timer I/O Pin B
2584
#define AT91C_PB24_DSR1     ((unsigned int) AT91C_PIO_PB24) //  USART 1 Data Set ready
2585
#define AT91C_PIO_PB25       ((unsigned int) 1 << 25) // Pin Controlled by PB25
2586
#define AT91C_PB25_TIOA1    ((unsigned int) AT91C_PIO_PB25) //  Timer Counter 1 Multipurpose Timer I/O Pin A
2587
#define AT91C_PB25_DTR1     ((unsigned int) AT91C_PIO_PB25) //  USART 1 Data Terminal ready
2588
#define AT91C_PIO_PB26       ((unsigned int) 1 << 26) // Pin Controlled by PB26
2589
#define AT91C_PB26_TIOB1    ((unsigned int) AT91C_PIO_PB26) //  Timer Counter 1 Multipurpose Timer I/O Pin B
2590
#define AT91C_PB26_RI1      ((unsigned int) AT91C_PIO_PB26) //  USART 1 Ring Indicator
2591
#define AT91C_PIO_PB27       ((unsigned int) 1 << 27) // Pin Controlled by PB27
2592
#define AT91C_PB27_TIOA2    ((unsigned int) AT91C_PIO_PB27) //  Timer Counter 2 Multipurpose Timer I/O Pin A
2593
#define AT91C_PB27_PWM0     ((unsigned int) AT91C_PIO_PB27) //  PWM Channel 0
2594
#define AT91C_PIO_PB28       ((unsigned int) 1 << 28) // Pin Controlled by PB28
2595
#define AT91C_PB28_TIOB2    ((unsigned int) AT91C_PIO_PB28) //  Timer Counter 2 Multipurpose Timer I/O Pin B
2596
#define AT91C_PB28_PWM1     ((unsigned int) AT91C_PIO_PB28) //  PWM Channel 1
2597
#define AT91C_PIO_PB29       ((unsigned int) 1 << 29) // Pin Controlled by PB29
2598
#define AT91C_PB29_PCK1     ((unsigned int) AT91C_PIO_PB29) //  PMC Programmable Clock Output 1
2599
#define AT91C_PB29_PWM2     ((unsigned int) AT91C_PIO_PB29) //  PWM Channel 2
2600
#define AT91C_PIO_PB3        ((unsigned int) 1 <<  3) // Pin Controlled by PB3
2601
#define AT91C_PB3_ETX1     ((unsigned int) AT91C_PIO_PB3) //  Ethernet MAC Transmit Data 1
2602
#define AT91C_PIO_PB30       ((unsigned int) 1 << 30) // Pin Controlled by PB30
2603
#define AT91C_PB30_PCK2     ((unsigned int) AT91C_PIO_PB30) //  PMC Programmable Clock Output 2
2604
#define AT91C_PB30_PWM3     ((unsigned int) AT91C_PIO_PB30) //  PWM Channel 3
2605
#define AT91C_PIO_PB4        ((unsigned int) 1 <<  4) // Pin Controlled by PB4
2606
#define AT91C_PB4_ECRS_ECRSDV ((unsigned int) AT91C_PIO_PB4) //  Ethernet MAC Carrier Sense/Carrier Sense and Data Valid
2607
#define AT91C_PIO_PB5        ((unsigned int) 1 <<  5) // Pin Controlled by PB5
2608
#define AT91C_PB5_ERX0     ((unsigned int) AT91C_PIO_PB5) //  Ethernet MAC Receive Data 0
2609
#define AT91C_PIO_PB6        ((unsigned int) 1 <<  6) // Pin Controlled by PB6
2610
#define AT91C_PB6_ERX1     ((unsigned int) AT91C_PIO_PB6) //  Ethernet MAC Receive Data 1
2611
#define AT91C_PIO_PB7        ((unsigned int) 1 <<  7) // Pin Controlled by PB7
2612
#define AT91C_PB7_ERXER    ((unsigned int) AT91C_PIO_PB7) //  Ethernet MAC Receive Error
2613
#define AT91C_PIO_PB8        ((unsigned int) 1 <<  8) // Pin Controlled by PB8
2614
#define AT91C_PB8_EMDC     ((unsigned int) AT91C_PIO_PB8) //  Ethernet MAC Management Data Clock
2615
#define AT91C_PIO_PB9        ((unsigned int) 1 <<  9) // Pin Controlled by PB9
2616
#define AT91C_PB9_EMDIO    ((unsigned int) AT91C_PIO_PB9) //  Ethernet MAC Management Data Input/Output
2617
 
2618
// *****************************************************************************
2619
//               PERIPHERAL ID DEFINITIONS FOR AT91SAM7X256
2620
// *****************************************************************************
2621
#define AT91C_ID_FIQ    ((unsigned int)  0) // Advanced Interrupt Controller (FIQ)
2622
#define AT91C_ID_SYS    ((unsigned int)  1) // System Peripheral
2623
#define AT91C_ID_PIOA   ((unsigned int)  2) // Parallel IO Controller A
2624
#define AT91C_ID_PIOB   ((unsigned int)  3) // Parallel IO Controller B
2625
#define AT91C_ID_SPI0   ((unsigned int)  4) // Serial Peripheral Interface 0
2626
#define AT91C_ID_SPI1   ((unsigned int)  5) // Serial Peripheral Interface 1
2627
#define AT91C_ID_US0    ((unsigned int)  6) // USART 0
2628
#define AT91C_ID_US1    ((unsigned int)  7) // USART 1
2629
#define AT91C_ID_SSC    ((unsigned int)  8) // Serial Synchronous Controller
2630
#define AT91C_ID_TWI    ((unsigned int)  9) // Two-Wire Interface
2631
#define AT91C_ID_PWMC   ((unsigned int) 10) // PWM Controller
2632
#define AT91C_ID_UDP    ((unsigned int) 11) // USB Device Port
2633
#define AT91C_ID_TC0    ((unsigned int) 12) // Timer Counter 0
2634
#define AT91C_ID_TC1    ((unsigned int) 13) // Timer Counter 1
2635
#define AT91C_ID_TC2    ((unsigned int) 14) // Timer Counter 2
2636
#define AT91C_ID_CAN    ((unsigned int) 15) // Control Area Network Controller
2637
#define AT91C_ID_EMAC   ((unsigned int) 16) // Ethernet MAC
2638
#define AT91C_ID_ADC    ((unsigned int) 17) // Analog-to-Digital Converter
2639
#define AT91C_ID_AES    ((unsigned int) 18) // Advanced Encryption Standard 128-bit
2640
#define AT91C_ID_TDES   ((unsigned int) 19) // Triple Data Encryption Standard
2641
#define AT91C_ID_20_Reserved ((unsigned int) 20) // Reserved
2642
#define AT91C_ID_21_Reserved ((unsigned int) 21) // Reserved
2643
#define AT91C_ID_22_Reserved ((unsigned int) 22) // Reserved
2644
#define AT91C_ID_23_Reserved ((unsigned int) 23) // Reserved
2645
#define AT91C_ID_24_Reserved ((unsigned int) 24) // Reserved
2646
#define AT91C_ID_25_Reserved ((unsigned int) 25) // Reserved
2647
#define AT91C_ID_26_Reserved ((unsigned int) 26) // Reserved
2648
#define AT91C_ID_27_Reserved ((unsigned int) 27) // Reserved
2649
#define AT91C_ID_28_Reserved ((unsigned int) 28) // Reserved
2650
#define AT91C_ID_29_Reserved ((unsigned int) 29) // Reserved
2651
#define AT91C_ID_IRQ0   ((unsigned int) 30) // Advanced Interrupt Controller (IRQ0)
2652
#define AT91C_ID_IRQ1   ((unsigned int) 31) // Advanced Interrupt Controller (IRQ1)
2653
 
2654
// *****************************************************************************
2655
//               BASE ADDRESS DEFINITIONS FOR AT91SAM7X256
2656
// *****************************************************************************
2657
#define AT91C_BASE_SYS       ((AT91PS_SYS)      0xFFFFF000) // (SYS) Base Address
2658
#define AT91C_BASE_AIC       ((AT91PS_AIC)      0xFFFFF000) // (AIC) Base Address
2659
#define AT91C_BASE_PDC_DBGU  ((AT91PS_PDC)      0xFFFFF300) // (PDC_DBGU) Base Address
2660
#define AT91C_BASE_DBGU      ((AT91PS_DBGU)     0xFFFFF200) // (DBGU) Base Address
2661
#define AT91C_BASE_PIOA      ((AT91PS_PIO)      0xFFFFF400) // (PIOA) Base Address
2662
#define AT91C_BASE_PIOB      ((AT91PS_PIO)      0xFFFFF600) // (PIOB) Base Address
2663
#define AT91C_BASE_CKGR      ((AT91PS_CKGR)     0xFFFFFC20) // (CKGR) Base Address
2664
#define AT91C_BASE_PMC       ((AT91PS_PMC)      0xFFFFFC00) // (PMC) Base Address
2665
#define AT91C_BASE_RSTC      ((AT91PS_RSTC)     0xFFFFFD00) // (RSTC) Base Address
2666
#define AT91C_BASE_RTTC      ((AT91PS_RTTC)     0xFFFFFD20) // (RTTC) Base Address
2667
#define AT91C_BASE_PITC      ((AT91PS_PITC)     0xFFFFFD30) // (PITC) Base Address
2668
#define AT91C_BASE_WDTC      ((AT91PS_WDTC)     0xFFFFFD40) // (WDTC) Base Address
2669
#define AT91C_BASE_VREG      ((AT91PS_VREG)     0xFFFFFD60) // (VREG) Base Address
2670
#define AT91C_BASE_MC        ((AT91PS_MC)       0xFFFFFF00) // (MC) Base Address
2671
#define AT91C_BASE_PDC_SPI1  ((AT91PS_PDC)      0xFFFE4100) // (PDC_SPI1) Base Address
2672
#define AT91C_BASE_SPI1      ((AT91PS_SPI)      0xFFFE4000) // (SPI1) Base Address
2673
#define AT91C_BASE_PDC_SPI0  ((AT91PS_PDC)      0xFFFE0100) // (PDC_SPI0) Base Address
2674
#define AT91C_BASE_SPI0      ((AT91PS_SPI)      0xFFFE0000) // (SPI0) Base Address
2675
#define AT91C_BASE_PDC_US1   ((AT91PS_PDC)      0xFFFC4100) // (PDC_US1) Base Address
2676
#define AT91C_BASE_US1       ((AT91PS_USART)    0xFFFC4000) // (US1) Base Address
2677
#define AT91C_BASE_PDC_US0   ((AT91PS_PDC)      0xFFFC0100) // (PDC_US0) Base Address
2678
#define AT91C_BASE_US0       ((AT91PS_USART)    0xFFFC0000) // (US0) Base Address
2679
#define AT91C_BASE_PDC_SSC   ((AT91PS_PDC)      0xFFFD4100) // (PDC_SSC) Base Address
2680
#define AT91C_BASE_SSC       ((AT91PS_SSC)      0xFFFD4000) // (SSC) Base Address
2681
#define AT91C_BASE_TWI       ((AT91PS_TWI)      0xFFFB8000) // (TWI) Base Address
2682
#define AT91C_BASE_PWMC_CH3  ((AT91PS_PWMC_CH)  0xFFFCC260) // (PWMC_CH3) Base Address
2683
#define AT91C_BASE_PWMC_CH2  ((AT91PS_PWMC_CH)  0xFFFCC240) // (PWMC_CH2) Base Address
2684
#define AT91C_BASE_PWMC_CH1  ((AT91PS_PWMC_CH)  0xFFFCC220) // (PWMC_CH1) Base Address
2685
#define AT91C_BASE_PWMC_CH0  ((AT91PS_PWMC_CH)  0xFFFCC200) // (PWMC_CH0) Base Address
2686
#define AT91C_BASE_PWMC      ((AT91PS_PWMC)     0xFFFCC000) // (PWMC) Base Address
2687
#define AT91C_BASE_UDP       ((AT91PS_UDP)      0xFFFB0000) // (UDP) Base Address
2688
#define AT91C_BASE_TC0       ((AT91PS_TC)       0xFFFA0000) // (TC0) Base Address
2689
#define AT91C_BASE_TC1       ((AT91PS_TC)       0xFFFA0040) // (TC1) Base Address
2690
#define AT91C_BASE_TC2       ((AT91PS_TC)       0xFFFA0080) // (TC2) Base Address
2691
#define AT91C_BASE_TCB       ((AT91PS_TCB)      0xFFFA0000) // (TCB) Base Address
2692
#define AT91C_BASE_CAN_MB0   ((AT91PS_CAN_MB)   0xFFFD0200) // (CAN_MB0) Base Address
2693
#define AT91C_BASE_CAN_MB1   ((AT91PS_CAN_MB)   0xFFFD0220) // (CAN_MB1) Base Address
2694
#define AT91C_BASE_CAN_MB2   ((AT91PS_CAN_MB)   0xFFFD0240) // (CAN_MB2) Base Address
2695
#define AT91C_BASE_CAN_MB3   ((AT91PS_CAN_MB)   0xFFFD0260) // (CAN_MB3) Base Address
2696
#define AT91C_BASE_CAN_MB4   ((AT91PS_CAN_MB)   0xFFFD0280) // (CAN_MB4) Base Address
2697
#define AT91C_BASE_CAN_MB5   ((AT91PS_CAN_MB)   0xFFFD02A0) // (CAN_MB5) Base Address
2698
#define AT91C_BASE_CAN_MB6   ((AT91PS_CAN_MB)   0xFFFD02C0) // (CAN_MB6) Base Address
2699
#define AT91C_BASE_CAN_MB7   ((AT91PS_CAN_MB)   0xFFFD02E0) // (CAN_MB7) Base Address
2700
#define AT91C_BASE_CAN       ((AT91PS_CAN)      0xFFFD0000) // (CAN) Base Address
2701
#define AT91C_BASE_EMAC      ((AT91PS_EMAC)     0xFFFDC000) // (EMAC) Base Address
2702
#define AT91C_BASE_PDC_ADC   ((AT91PS_PDC)      0xFFFD8100) // (PDC_ADC) Base Address
2703
#define AT91C_BASE_ADC       ((AT91PS_ADC)      0xFFFD8000) // (ADC) Base Address
2704
#define AT91C_BASE_PDC_AES   ((AT91PS_PDC)      0xFFFA4100) // (PDC_AES) Base Address
2705
#define AT91C_BASE_AES       ((AT91PS_AES)      0xFFFA4000) // (AES) Base Address
2706
#define AT91C_BASE_PDC_TDES  ((AT91PS_PDC)      0xFFFA8100) // (PDC_TDES) Base Address
2707
#define AT91C_BASE_TDES      ((AT91PS_TDES)     0xFFFA8000) // (TDES) Base Address
2708
 
2709
// *****************************************************************************
2710
//               MEMORY MAPPING DEFINITIONS FOR AT91SAM7X256
2711
// *****************************************************************************
2712
#define AT91C_ISRAM      ((char *)      0x00200000) // Internal SRAM base address
2713
#define AT91C_ISRAM_SIZE         ((unsigned int) 0x00010000) // Internal SRAM size in byte (64 Kbyte)
2714
#define AT91C_IFLASH     ((char *)      0x00100000) // Internal ROM base address
2715
#define AT91C_IFLASH_SIZE        ((unsigned int) 0x00040000) // Internal ROM size in byte (256 Kbyte)
2716
#endif /* __IAR_SYSTEMS_ICC__ */
2717
 
2718
#ifdef __IAR_SYSTEMS_ASM__
2719
 
2720
// - Hardware register definition
2721
 
2722
// - *****************************************************************************
2723
// -              SOFTWARE API DEFINITION  FOR System Peripherals
2724
// - *****************************************************************************
2725
 
2726
// - *****************************************************************************
2727
// -              SOFTWARE API DEFINITION  FOR Advanced Interrupt Controller
2728
// - *****************************************************************************
2729
// - -------- AIC_SMR : (AIC Offset: 0x0) Control Register -------- 
2730
AT91C_AIC_PRIOR           EQU (0x7 <<  0) ;- (AIC) Priority Level
2731
AT91C_AIC_PRIOR_LOWEST    EQU (0x0) ;- (AIC) Lowest priority level
2732
AT91C_AIC_PRIOR_HIGHEST   EQU (0x7) ;- (AIC) Highest priority level
2733
AT91C_AIC_SRCTYPE         EQU (0x3 <<  5) ;- (AIC) Interrupt Source Type
2734
AT91C_AIC_SRCTYPE_INT_HIGH_LEVEL EQU (0x0 <<  5) ;- (AIC) Internal Sources Code Label High-level Sensitive
2735
AT91C_AIC_SRCTYPE_EXT_LOW_LEVEL EQU (0x0 <<  5) ;- (AIC) External Sources Code Label Low-level Sensitive
2736
AT91C_AIC_SRCTYPE_INT_POSITIVE_EDGE EQU (0x1 <<  5) ;- (AIC) Internal Sources Code Label Positive Edge triggered
2737
AT91C_AIC_SRCTYPE_EXT_NEGATIVE_EDGE EQU (0x1 <<  5) ;- (AIC) External Sources Code Label Negative Edge triggered
2738
AT91C_AIC_SRCTYPE_HIGH_LEVEL EQU (0x2 <<  5) ;- (AIC) Internal Or External Sources Code Label High-level Sensitive
2739
AT91C_AIC_SRCTYPE_POSITIVE_EDGE EQU (0x3 <<  5) ;- (AIC) Internal Or External Sources Code Label Positive Edge triggered
2740
// - -------- AIC_CISR : (AIC Offset: 0x114) AIC Core Interrupt Status Register -------- 
2741
AT91C_AIC_NFIQ            EQU (0x1 <<  0) ;- (AIC) NFIQ Status
2742
AT91C_AIC_NIRQ            EQU (0x1 <<  1) ;- (AIC) NIRQ Status
2743
// - -------- AIC_DCR : (AIC Offset: 0x138) AIC Debug Control Register (Protect) -------- 
2744
AT91C_AIC_DCR_PROT        EQU (0x1 <<  0) ;- (AIC) Protection Mode
2745
AT91C_AIC_DCR_GMSK        EQU (0x1 <<  1) ;- (AIC) General Mask
2746
 
2747
// - *****************************************************************************
2748
// -              SOFTWARE API DEFINITION  FOR Peripheral DMA Controller
2749
// - *****************************************************************************
2750
// - -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register -------- 
2751
AT91C_PDC_RXTEN           EQU (0x1 <<  0) ;- (PDC) Receiver Transfer Enable
2752
AT91C_PDC_RXTDIS          EQU (0x1 <<  1) ;- (PDC) Receiver Transfer Disable
2753
AT91C_PDC_TXTEN           EQU (0x1 <<  8) ;- (PDC) Transmitter Transfer Enable
2754
AT91C_PDC_TXTDIS          EQU (0x1 <<  9) ;- (PDC) Transmitter Transfer Disable
2755
// - -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register -------- 
2756
 
2757
// - *****************************************************************************
2758
// -              SOFTWARE API DEFINITION  FOR Debug Unit
2759
// - *****************************************************************************
2760
// - -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register -------- 
2761
AT91C_US_RSTRX            EQU (0x1 <<  2) ;- (DBGU) Reset Receiver
2762
AT91C_US_RSTTX            EQU (0x1 <<  3) ;- (DBGU) Reset Transmitter
2763
AT91C_US_RXEN             EQU (0x1 <<  4) ;- (DBGU) Receiver Enable
2764
AT91C_US_RXDIS            EQU (0x1 <<  5) ;- (DBGU) Receiver Disable
2765
AT91C_US_TXEN             EQU (0x1 <<  6) ;- (DBGU) Transmitter Enable
2766
AT91C_US_TXDIS            EQU (0x1 <<  7) ;- (DBGU) Transmitter Disable
2767
AT91C_US_RSTSTA           EQU (0x1 <<  8) ;- (DBGU) Reset Status Bits
2768
// - -------- DBGU_MR : (DBGU Offset: 0x4) Debug Unit Mode Register -------- 
2769
AT91C_US_PAR              EQU (0x7 <<  9) ;- (DBGU) Parity type
2770
AT91C_US_PAR_EVEN         EQU (0x0 <<  9) ;- (DBGU) Even Parity
2771
AT91C_US_PAR_ODD          EQU (0x1 <<  9) ;- (DBGU) Odd Parity
2772
AT91C_US_PAR_SPACE        EQU (0x2 <<  9) ;- (DBGU) Parity forced to 0 (Space)
2773
AT91C_US_PAR_MARK         EQU (0x3 <<  9) ;- (DBGU) Parity forced to 1 (Mark)
2774
AT91C_US_PAR_NONE         EQU (0x4 <<  9) ;- (DBGU) No Parity
2775
AT91C_US_PAR_MULTI_DROP   EQU (0x6 <<  9) ;- (DBGU) Multi-drop mode
2776
AT91C_US_CHMODE           EQU (0x3 << 14) ;- (DBGU) Channel Mode
2777
AT91C_US_CHMODE_NORMAL    EQU (0x0 << 14) ;- (DBGU) Normal Mode: The USART channel operates as an RX/TX USART.
2778
AT91C_US_CHMODE_AUTO      EQU (0x1 << 14) ;- (DBGU) Automatic Echo: Receiver Data Input is connected to the TXD pin.
2779
AT91C_US_CHMODE_LOCAL     EQU (0x2 << 14) ;- (DBGU) Local Loopback: Transmitter Output Signal is connected to Receiver Input Signal.
2780
AT91C_US_CHMODE_REMOTE    EQU (0x3 << 14) ;- (DBGU) Remote Loopback: RXD pin is internally connected to TXD pin.
2781
// - -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register -------- 
2782
AT91C_US_RXRDY            EQU (0x1 <<  0) ;- (DBGU) RXRDY Interrupt
2783
AT91C_US_TXRDY            EQU (0x1 <<  1) ;- (DBGU) TXRDY Interrupt
2784
AT91C_US_ENDRX            EQU (0x1 <<  3) ;- (DBGU) End of Receive Transfer Interrupt
2785
AT91C_US_ENDTX            EQU (0x1 <<  4) ;- (DBGU) End of Transmit Interrupt
2786
AT91C_US_OVRE             EQU (0x1 <<  5) ;- (DBGU) Overrun Interrupt
2787
AT91C_US_FRAME            EQU (0x1 <<  6) ;- (DBGU) Framing Error Interrupt
2788
AT91C_US_PARE             EQU (0x1 <<  7) ;- (DBGU) Parity Error Interrupt
2789
AT91C_US_TXEMPTY          EQU (0x1 <<  9) ;- (DBGU) TXEMPTY Interrupt
2790
AT91C_US_TXBUFE           EQU (0x1 << 11) ;- (DBGU) TXBUFE Interrupt
2791
AT91C_US_RXBUFF           EQU (0x1 << 12) ;- (DBGU) RXBUFF Interrupt
2792
AT91C_US_COMM_TX          EQU (0x1 << 30) ;- (DBGU) COMM_TX Interrupt
2793
AT91C_US_COMM_RX          EQU (0x1 << 31) ;- (DBGU) COMM_RX Interrupt
2794
// - -------- DBGU_IDR : (DBGU Offset: 0xc) Debug Unit Interrupt Disable Register -------- 
2795
// - -------- DBGU_IMR : (DBGU Offset: 0x10) Debug Unit Interrupt Mask Register -------- 
2796
// - -------- DBGU_CSR : (DBGU Offset: 0x14) Debug Unit Channel Status Register -------- 
2797
// - -------- DBGU_FNTR : (DBGU Offset: 0x48) Debug Unit FORCE_NTRST Register -------- 
2798
AT91C_US_FORCE_NTRST      EQU (0x1 <<  0) ;- (DBGU) Force NTRST in JTAG
2799
 
2800
// - *****************************************************************************
2801
// -              SOFTWARE API DEFINITION  FOR Parallel Input Output Controler
2802
// - *****************************************************************************
2803
 
2804
// - *****************************************************************************
2805
// -              SOFTWARE API DEFINITION  FOR Clock Generator Controler
2806
// - *****************************************************************************
2807
// - -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- 
2808
AT91C_CKGR_MOSCEN         EQU (0x1 <<  0) ;- (CKGR) Main Oscillator Enable
2809
AT91C_CKGR_OSCBYPASS      EQU (0x1 <<  1) ;- (CKGR) Main Oscillator Bypass
2810
AT91C_CKGR_OSCOUNT        EQU (0xFF <<  8) ;- (CKGR) Main Oscillator Start-up Time
2811
// - -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- 
2812
AT91C_CKGR_MAINF          EQU (0xFFFF <<  0) ;- (CKGR) Main Clock Frequency
2813
AT91C_CKGR_MAINRDY        EQU (0x1 << 16) ;- (CKGR) Main Clock Ready
2814
// - -------- CKGR_PLLR : (CKGR Offset: 0xc) PLL B Register -------- 
2815
AT91C_CKGR_DIV            EQU (0xFF <<  0) ;- (CKGR) Divider Selected
2816
AT91C_CKGR_DIV_0          EQU (0x0) ;- (CKGR) Divider output is 0
2817
AT91C_CKGR_DIV_BYPASS     EQU (0x1) ;- (CKGR) Divider is bypassed
2818
AT91C_CKGR_PLLCOUNT       EQU (0x3F <<  8) ;- (CKGR) PLL Counter
2819
AT91C_CKGR_OUT            EQU (0x3 << 14) ;- (CKGR) PLL Output Frequency Range
2820
AT91C_CKGR_OUT_0          EQU (0x0 << 14) ;- (CKGR) Please refer to the PLL datasheet
2821
AT91C_CKGR_OUT_1          EQU (0x1 << 14) ;- (CKGR) Please refer to the PLL datasheet
2822
AT91C_CKGR_OUT_2          EQU (0x2 << 14) ;- (CKGR) Please refer to the PLL datasheet
2823
AT91C_CKGR_OUT_3          EQU (0x3 << 14) ;- (CKGR) Please refer to the PLL datasheet
2824
AT91C_CKGR_MUL            EQU (0x7FF << 16) ;- (CKGR) PLL Multiplier
2825
AT91C_CKGR_USBDIV         EQU (0x3 << 28) ;- (CKGR) Divider for USB Clocks
2826
AT91C_CKGR_USBDIV_0       EQU (0x0 << 28) ;- (CKGR) Divider output is PLL clock output
2827
AT91C_CKGR_USBDIV_1       EQU (0x1 << 28) ;- (CKGR) Divider output is PLL clock output divided by 2
2828
AT91C_CKGR_USBDIV_2       EQU (0x2 << 28) ;- (CKGR) Divider output is PLL clock output divided by 4
2829
 
2830
// - *****************************************************************************
2831
// -              SOFTWARE API DEFINITION  FOR Power Management Controler
2832
// - *****************************************************************************
2833
// - -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register -------- 
2834
AT91C_PMC_PCK             EQU (0x1 <<  0) ;- (PMC) Processor Clock
2835
AT91C_PMC_UDP             EQU (0x1 <<  7) ;- (PMC) USB Device Port Clock
2836
AT91C_PMC_PCK0            EQU (0x1 <<  8) ;- (PMC) Programmable Clock Output
2837
AT91C_PMC_PCK1            EQU (0x1 <<  9) ;- (PMC) Programmable Clock Output
2838
AT91C_PMC_PCK2            EQU (0x1 << 10) ;- (PMC) Programmable Clock Output
2839
AT91C_PMC_PCK3            EQU (0x1 << 11) ;- (PMC) Programmable Clock Output
2840
// - -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register -------- 
2841
// - -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register -------- 
2842
// - -------- CKGR_MOR : (PMC Offset: 0x20) Main Oscillator Register -------- 
2843
// - -------- CKGR_MCFR : (PMC Offset: 0x24) Main Clock Frequency Register -------- 
2844
// - -------- CKGR_PLLR : (PMC Offset: 0x2c) PLL B Register -------- 
2845
// - -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register -------- 
2846
AT91C_PMC_CSS             EQU (0x3 <<  0) ;- (PMC) Programmable Clock Selection
2847
AT91C_PMC_CSS_SLOW_CLK    EQU (0x0) ;- (PMC) Slow Clock is selected
2848
AT91C_PMC_CSS_MAIN_CLK    EQU (0x1) ;- (PMC) Main Clock is selected
2849
AT91C_PMC_CSS_PLL_CLK     EQU (0x3) ;- (PMC) Clock from PLL is selected
2850
AT91C_PMC_PRES            EQU (0x7 <<  2) ;- (PMC) Programmable Clock Prescaler
2851
AT91C_PMC_PRES_CLK        EQU (0x0 <<  2) ;- (PMC) Selected clock
2852
AT91C_PMC_PRES_CLK_2      EQU (0x1 <<  2) ;- (PMC) Selected clock divided by 2
2853
AT91C_PMC_PRES_CLK_4      EQU (0x2 <<  2) ;- (PMC) Selected clock divided by 4
2854
AT91C_PMC_PRES_CLK_8      EQU (0x3 <<  2) ;- (PMC) Selected clock divided by 8
2855
AT91C_PMC_PRES_CLK_16     EQU (0x4 <<  2) ;- (PMC) Selected clock divided by 16
2856
AT91C_PMC_PRES_CLK_32     EQU (0x5 <<  2) ;- (PMC) Selected clock divided by 32
2857
AT91C_PMC_PRES_CLK_64     EQU (0x6 <<  2) ;- (PMC) Selected clock divided by 64
2858
// - -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register -------- 
2859
// - -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register -------- 
2860
AT91C_PMC_MOSCS           EQU (0x1 <<  0) ;- (PMC) MOSC Status/Enable/Disable/Mask
2861
AT91C_PMC_LOCK            EQU (0x1 <<  2) ;- (PMC) PLL Status/Enable/Disable/Mask
2862
AT91C_PMC_MCKRDY          EQU (0x1 <<  3) ;- (PMC) MCK_RDY Status/Enable/Disable/Mask
2863
AT91C_PMC_PCK0RDY         EQU (0x1 <<  8) ;- (PMC) PCK0_RDY Status/Enable/Disable/Mask
2864
AT91C_PMC_PCK1RDY         EQU (0x1 <<  9) ;- (PMC) PCK1_RDY Status/Enable/Disable/Mask
2865
AT91C_PMC_PCK2RDY         EQU (0x1 << 10) ;- (PMC) PCK2_RDY Status/Enable/Disable/Mask
2866
AT91C_PMC_PCK3RDY         EQU (0x1 << 11) ;- (PMC) PCK3_RDY Status/Enable/Disable/Mask
2867
// - -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register -------- 
2868
// - -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register -------- 
2869
// - -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register -------- 
2870
 
2871
// - *****************************************************************************
2872
// -              SOFTWARE API DEFINITION  FOR Reset Controller Interface
2873
// - *****************************************************************************
2874
// - -------- RSTC_RCR : (RSTC Offset: 0x0) Reset Control Register -------- 
2875
AT91C_RSTC_PROCRST        EQU (0x1 <<  0) ;- (RSTC) Processor Reset
2876
AT91C_RSTC_PERRST         EQU (0x1 <<  2) ;- (RSTC) Peripheral Reset
2877
AT91C_RSTC_EXTRST         EQU (0x1 <<  3) ;- (RSTC) External Reset
2878
AT91C_RSTC_KEY            EQU (0xFF << 24) ;- (RSTC) Password
2879
// - -------- RSTC_RSR : (RSTC Offset: 0x4) Reset Status Register -------- 
2880
AT91C_RSTC_URSTS          EQU (0x1 <<  0) ;- (RSTC) User Reset Status
2881
AT91C_RSTC_BODSTS         EQU (0x1 <<  1) ;- (RSTC) Brownout Detection Status
2882
AT91C_RSTC_RSTTYP         EQU (0x7 <<  8) ;- (RSTC) Reset Type
2883
AT91C_RSTC_RSTTYP_POWERUP EQU (0x0 <<  8) ;- (RSTC) Power-up Reset. VDDCORE rising.
2884
AT91C_RSTC_RSTTYP_WAKEUP  EQU (0x1 <<  8) ;- (RSTC) WakeUp Reset. VDDCORE rising.
2885
AT91C_RSTC_RSTTYP_WATCHDOG EQU (0x2 <<  8) ;- (RSTC) Watchdog Reset. Watchdog overflow occured.
2886
AT91C_RSTC_RSTTYP_SOFTWARE EQU (0x3 <<  8) ;- (RSTC) Software Reset. Processor reset required by the software.
2887
AT91C_RSTC_RSTTYP_USER    EQU (0x4 <<  8) ;- (RSTC) User Reset. NRST pin detected low.
2888
AT91C_RSTC_RSTTYP_BROWNOUT EQU (0x5 <<  8) ;- (RSTC) Brownout Reset occured.
2889
AT91C_RSTC_NRSTL          EQU (0x1 << 16) ;- (RSTC) NRST pin level
2890
AT91C_RSTC_SRCMP          EQU (0x1 << 17) ;- (RSTC) Software Reset Command in Progress.
2891
// - -------- RSTC_RMR : (RSTC Offset: 0x8) Reset Mode Register -------- 
2892
AT91C_RSTC_URSTEN         EQU (0x1 <<  0) ;- (RSTC) User Reset Enable
2893
AT91C_RSTC_URSTIEN        EQU (0x1 <<  4) ;- (RSTC) User Reset Interrupt Enable
2894
AT91C_RSTC_ERSTL          EQU (0xF <<  8) ;- (RSTC) User Reset Enable
2895
AT91C_RSTC_BODIEN         EQU (0x1 << 16) ;- (RSTC) Brownout Detection Interrupt Enable
2896
 
2897
// - *****************************************************************************
2898
// -              SOFTWARE API DEFINITION  FOR Real Time Timer Controller Interface
2899
// - *****************************************************************************
2900
// - -------- RTTC_RTMR : (RTTC Offset: 0x0) Real-time Mode Register -------- 
2901
AT91C_RTTC_RTPRES         EQU (0xFFFF <<  0) ;- (RTTC) Real-time Timer Prescaler Value
2902
AT91C_RTTC_ALMIEN         EQU (0x1 << 16) ;- (RTTC) Alarm Interrupt Enable
2903
AT91C_RTTC_RTTINCIEN      EQU (0x1 << 17) ;- (RTTC) Real Time Timer Increment Interrupt Enable
2904
AT91C_RTTC_RTTRST         EQU (0x1 << 18) ;- (RTTC) Real Time Timer Restart
2905
// - -------- RTTC_RTAR : (RTTC Offset: 0x4) Real-time Alarm Register -------- 
2906
AT91C_RTTC_ALMV           EQU (0x0 <<  0) ;- (RTTC) Alarm Value
2907
// - -------- RTTC_RTVR : (RTTC Offset: 0x8) Current Real-time Value Register -------- 
2908
AT91C_RTTC_CRTV           EQU (0x0 <<  0) ;- (RTTC) Current Real-time Value
2909
// - -------- RTTC_RTSR : (RTTC Offset: 0xc) Real-time Status Register -------- 
2910
AT91C_RTTC_ALMS           EQU (0x1 <<  0) ;- (RTTC) Real-time Alarm Status
2911
AT91C_RTTC_RTTINC         EQU (0x1 <<  1) ;- (RTTC) Real-time Timer Increment
2912
 
2913
// - *****************************************************************************
2914
// -              SOFTWARE API DEFINITION  FOR Periodic Interval Timer Controller Interface
2915
// - *****************************************************************************
2916
// - -------- PITC_PIMR : (PITC Offset: 0x0) Periodic Interval Mode Register -------- 
2917
AT91C_PITC_PIV            EQU (0xFFFFF <<  0) ;- (PITC) Periodic Interval Value
2918
AT91C_PITC_PITEN          EQU (0x1 << 24) ;- (PITC) Periodic Interval Timer Enabled
2919
AT91C_PITC_PITIEN         EQU (0x1 << 25) ;- (PITC) Periodic Interval Timer Interrupt Enable
2920
// - -------- PITC_PISR : (PITC Offset: 0x4) Periodic Interval Status Register -------- 
2921
AT91C_PITC_PITS           EQU (0x1 <<  0) ;- (PITC) Periodic Interval Timer Status
2922
// - -------- PITC_PIVR : (PITC Offset: 0x8) Periodic Interval Value Register -------- 
2923
AT91C_PITC_CPIV           EQU (0xFFFFF <<  0) ;- (PITC) Current Periodic Interval Value
2924
AT91C_PITC_PICNT          EQU (0xFFF << 20) ;- (PITC) Periodic Interval Counter
2925
// - -------- PITC_PIIR : (PITC Offset: 0xc) Periodic Interval Image Register -------- 
2926
 
2927
// - *****************************************************************************
2928
// -              SOFTWARE API DEFINITION  FOR Watchdog Timer Controller Interface
2929
// - *****************************************************************************
2930
// - -------- WDTC_WDCR : (WDTC Offset: 0x0) Periodic Interval Image Register -------- 
2931
AT91C_WDTC_WDRSTT         EQU (0x1 <<  0) ;- (WDTC) Watchdog Restart
2932
AT91C_WDTC_KEY            EQU (0xFF << 24) ;- (WDTC) Watchdog KEY Password
2933
// - -------- WDTC_WDMR : (WDTC Offset: 0x4) Watchdog Mode Register -------- 
2934
AT91C_WDTC_WDV            EQU (0xFFF <<  0) ;- (WDTC) Watchdog Timer Restart
2935
AT91C_WDTC_WDFIEN         EQU (0x1 << 12) ;- (WDTC) Watchdog Fault Interrupt Enable
2936
AT91C_WDTC_WDRSTEN        EQU (0x1 << 13) ;- (WDTC) Watchdog Reset Enable
2937
AT91C_WDTC_WDRPROC        EQU (0x1 << 14) ;- (WDTC) Watchdog Timer Restart
2938
AT91C_WDTC_WDDIS          EQU (0x1 << 15) ;- (WDTC) Watchdog Disable
2939
AT91C_WDTC_WDD            EQU (0xFFF << 16) ;- (WDTC) Watchdog Delta Value
2940
AT91C_WDTC_WDDBGHLT       EQU (0x1 << 28) ;- (WDTC) Watchdog Debug Halt
2941
AT91C_WDTC_WDIDLEHLT      EQU (0x1 << 29) ;- (WDTC) Watchdog Idle Halt
2942
// - -------- WDTC_WDSR : (WDTC Offset: 0x8) Watchdog Status Register -------- 
2943
AT91C_WDTC_WDUNF          EQU (0x1 <<  0) ;- (WDTC) Watchdog Underflow
2944
AT91C_WDTC_WDERR          EQU (0x1 <<  1) ;- (WDTC) Watchdog Error
2945
 
2946
// - *****************************************************************************
2947
// -              SOFTWARE API DEFINITION  FOR Voltage Regulator Mode Controller Interface
2948
// - *****************************************************************************
2949
// - -------- VREG_MR : (VREG Offset: 0x0) Voltage Regulator Mode Register -------- 
2950
AT91C_VREG_PSTDBY         EQU (0x1 <<  0) ;- (VREG) Voltage Regulator Power Standby Mode
2951
 
2952
// - *****************************************************************************
2953
// -              SOFTWARE API DEFINITION  FOR Memory Controller Interface
2954
// - *****************************************************************************
2955
// - -------- MC_RCR : (MC Offset: 0x0) MC Remap Control Register -------- 
2956
AT91C_MC_RCB              EQU (0x1 <<  0) ;- (MC) Remap Command Bit
2957
// - -------- MC_ASR : (MC Offset: 0x4) MC Abort Status Register -------- 
2958
AT91C_MC_UNDADD           EQU (0x1 <<  0) ;- (MC) Undefined Addess Abort Status
2959
AT91C_MC_MISADD           EQU (0x1 <<  1) ;- (MC) Misaligned Addess Abort Status
2960
AT91C_MC_ABTSZ            EQU (0x3 <<  8) ;- (MC) Abort Size Status
2961
AT91C_MC_ABTSZ_BYTE       EQU (0x0 <<  8) ;- (MC) Byte
2962
AT91C_MC_ABTSZ_HWORD      EQU (0x1 <<  8) ;- (MC) Half-word
2963
AT91C_MC_ABTSZ_WORD       EQU (0x2 <<  8) ;- (MC) Word
2964
AT91C_MC_ABTTYP           EQU (0x3 << 10) ;- (MC) Abort Type Status
2965
AT91C_MC_ABTTYP_DATAR     EQU (0x0 << 10) ;- (MC) Data Read
2966
AT91C_MC_ABTTYP_DATAW     EQU (0x1 << 10) ;- (MC) Data Write
2967
AT91C_MC_ABTTYP_FETCH     EQU (0x2 << 10) ;- (MC) Code Fetch
2968
AT91C_MC_MST0             EQU (0x1 << 16) ;- (MC) Master 0 Abort Source
2969
AT91C_MC_MST1             EQU (0x1 << 17) ;- (MC) Master 1 Abort Source
2970
AT91C_MC_SVMST0           EQU (0x1 << 24) ;- (MC) Saved Master 0 Abort Source
2971
AT91C_MC_SVMST1           EQU (0x1 << 25) ;- (MC) Saved Master 1 Abort Source
2972
// - -------- MC_FMR : (MC Offset: 0x60) MC Flash Mode Register -------- 
2973
AT91C_MC_FRDY             EQU (0x1 <<  0) ;- (MC) Flash Ready
2974
AT91C_MC_LOCKE            EQU (0x1 <<  2) ;- (MC) Lock Error
2975
AT91C_MC_PROGE            EQU (0x1 <<  3) ;- (MC) Programming Error
2976
AT91C_MC_NEBP             EQU (0x1 <<  7) ;- (MC) No Erase Before Programming
2977
AT91C_MC_FWS              EQU (0x3 <<  8) ;- (MC) Flash Wait State
2978
AT91C_MC_FWS_0FWS         EQU (0x0 <<  8) ;- (MC) 1 cycle for Read, 2 for Write operations
2979
AT91C_MC_FWS_1FWS         EQU (0x1 <<  8) ;- (MC) 2 cycles for Read, 3 for Write operations
2980
AT91C_MC_FWS_2FWS         EQU (0x2 <<  8) ;- (MC) 3 cycles for Read, 4 for Write operations
2981
AT91C_MC_FWS_3FWS         EQU (0x3 <<  8) ;- (MC) 4 cycles for Read, 4 for Write operations
2982
AT91C_MC_FMCN             EQU (0xFF << 16) ;- (MC) Flash Microsecond Cycle Number
2983
// - -------- MC_FCR : (MC Offset: 0x64) MC Flash Command Register -------- 
2984
AT91C_MC_FCMD             EQU (0xF <<  0) ;- (MC) Flash Command
2985
AT91C_MC_FCMD_START_PROG  EQU (0x1) ;- (MC) Starts the programming of th epage specified by PAGEN.
2986
AT91C_MC_FCMD_LOCK        EQU (0x2) ;- (MC) Starts a lock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
2987
AT91C_MC_FCMD_PROG_AND_LOCK EQU (0x3) ;- (MC) The lock sequence automatically happens after the programming sequence is completed.
2988
AT91C_MC_FCMD_UNLOCK      EQU (0x4) ;- (MC) Starts an unlock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
2989
AT91C_MC_FCMD_ERASE_ALL   EQU (0x8) ;- (MC) Starts the erase of the entire flash.If at least a page is locked, the command is cancelled.
2990
AT91C_MC_FCMD_SET_GP_NVM  EQU (0xB) ;- (MC) Set General Purpose NVM bits.
2991
AT91C_MC_FCMD_CLR_GP_NVM  EQU (0xD) ;- (MC) Clear General Purpose NVM bits.
2992
AT91C_MC_FCMD_SET_SECURITY EQU (0xF) ;- (MC) Set Security Bit.
2993
AT91C_MC_PAGEN            EQU (0x3FF <<  8) ;- (MC) Page Number
2994
AT91C_MC_KEY              EQU (0xFF << 24) ;- (MC) Writing Protect Key
2995
// - -------- MC_FSR : (MC Offset: 0x68) MC Flash Command Register -------- 
2996
AT91C_MC_SECURITY         EQU (0x1 <<  4) ;- (MC) Security Bit Status
2997
AT91C_MC_GPNVM0           EQU (0x1 <<  8) ;- (MC) Sector 0 Lock Status
2998
AT91C_MC_GPNVM1           EQU (0x1 <<  9) ;- (MC) Sector 1 Lock Status
2999
AT91C_MC_GPNVM2           EQU (0x1 << 10) ;- (MC) Sector 2 Lock Status
3000
AT91C_MC_GPNVM3           EQU (0x1 << 11) ;- (MC) Sector 3 Lock Status
3001
AT91C_MC_GPNVM4           EQU (0x1 << 12) ;- (MC) Sector 4 Lock Status
3002
AT91C_MC_GPNVM5           EQU (0x1 << 13) ;- (MC) Sector 5 Lock Status
3003
AT91C_MC_GPNVM6           EQU (0x1 << 14) ;- (MC) Sector 6 Lock Status
3004
AT91C_MC_GPNVM7           EQU (0x1 << 15) ;- (MC) Sector 7 Lock Status
3005
AT91C_MC_LOCKS0           EQU (0x1 << 16) ;- (MC) Sector 0 Lock Status
3006
AT91C_MC_LOCKS1           EQU (0x1 << 17) ;- (MC) Sector 1 Lock Status
3007
AT91C_MC_LOCKS2           EQU (0x1 << 18) ;- (MC) Sector 2 Lock Status
3008
AT91C_MC_LOCKS3           EQU (0x1 << 19) ;- (MC) Sector 3 Lock Status
3009
AT91C_MC_LOCKS4           EQU (0x1 << 20) ;- (MC) Sector 4 Lock Status
3010
AT91C_MC_LOCKS5           EQU (0x1 << 21) ;- (MC) Sector 5 Lock Status
3011
AT91C_MC_LOCKS6           EQU (0x1 << 22) ;- (MC) Sector 6 Lock Status
3012
AT91C_MC_LOCKS7           EQU (0x1 << 23) ;- (MC) Sector 7 Lock Status
3013
AT91C_MC_LOCKS8           EQU (0x1 << 24) ;- (MC) Sector 8 Lock Status
3014
AT91C_MC_LOCKS9           EQU (0x1 << 25) ;- (MC) Sector 9 Lock Status
3015
AT91C_MC_LOCKS10          EQU (0x1 << 26) ;- (MC) Sector 10 Lock Status
3016
AT91C_MC_LOCKS11          EQU (0x1 << 27) ;- (MC) Sector 11 Lock Status
3017
AT91C_MC_LOCKS12          EQU (0x1 << 28) ;- (MC) Sector 12 Lock Status
3018
AT91C_MC_LOCKS13          EQU (0x1 << 29) ;- (MC) Sector 13 Lock Status
3019
AT91C_MC_LOCKS14          EQU (0x1 << 30) ;- (MC) Sector 14 Lock Status
3020
AT91C_MC_LOCKS15          EQU (0x1 << 31) ;- (MC) Sector 15 Lock Status
3021
 
3022
// - *****************************************************************************
3023
// -              SOFTWARE API DEFINITION  FOR Serial Parallel Interface
3024
// - *****************************************************************************
3025
// - -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register -------- 
3026
AT91C_SPI_SPIEN           EQU (0x1 <<  0) ;- (SPI) SPI Enable
3027
AT91C_SPI_SPIDIS          EQU (0x1 <<  1) ;- (SPI) SPI Disable
3028
AT91C_SPI_SWRST           EQU (0x1 <<  7) ;- (SPI) SPI Software reset
3029
AT91C_SPI_LASTXFER        EQU (0x1 << 24) ;- (SPI) SPI Last Transfer
3030
// - -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register -------- 
3031
AT91C_SPI_MSTR            EQU (0x1 <<  0) ;- (SPI) Master/Slave Mode
3032
AT91C_SPI_PS              EQU (0x1 <<  1) ;- (SPI) Peripheral Select
3033
AT91C_SPI_PS_FIXED        EQU (0x0 <<  1) ;- (SPI) Fixed Peripheral Select
3034
AT91C_SPI_PS_VARIABLE     EQU (0x1 <<  1) ;- (SPI) Variable Peripheral Select
3035
AT91C_SPI_PCSDEC          EQU (0x1 <<  2) ;- (SPI) Chip Select Decode
3036
AT91C_SPI_FDIV            EQU (0x1 <<  3) ;- (SPI) Clock Selection
3037
AT91C_SPI_MODFDIS         EQU (0x1 <<  4) ;- (SPI) Mode Fault Detection
3038
AT91C_SPI_LLB             EQU (0x1 <<  7) ;- (SPI) Clock Selection
3039
AT91C_SPI_PCS             EQU (0xF << 16) ;- (SPI) Peripheral Chip Select
3040
AT91C_SPI_DLYBCS          EQU (0xFF << 24) ;- (SPI) Delay Between Chip Selects
3041
// - -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register -------- 
3042
AT91C_SPI_RD              EQU (0xFFFF <<  0) ;- (SPI) Receive Data
3043
AT91C_SPI_RPCS            EQU (0xF << 16) ;- (SPI) Peripheral Chip Select Status
3044
// - -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register -------- 
3045
AT91C_SPI_TD              EQU (0xFFFF <<  0) ;- (SPI) Transmit Data
3046
AT91C_SPI_TPCS            EQU (0xF << 16) ;- (SPI) Peripheral Chip Select Status
3047
// - -------- SPI_SR : (SPI Offset: 0x10) Status Register -------- 
3048
AT91C_SPI_RDRF            EQU (0x1 <<  0) ;- (SPI) Receive Data Register Full
3049
AT91C_SPI_TDRE            EQU (0x1 <<  1) ;- (SPI) Transmit Data Register Empty
3050
AT91C_SPI_MODF            EQU (0x1 <<  2) ;- (SPI) Mode Fault Error
3051
AT91C_SPI_OVRES           EQU (0x1 <<  3) ;- (SPI) Overrun Error Status
3052
AT91C_SPI_ENDRX           EQU (0x1 <<  4) ;- (SPI) End of Receiver Transfer
3053
AT91C_SPI_ENDTX           EQU (0x1 <<  5) ;- (SPI) End of Receiver Transfer
3054
AT91C_SPI_RXBUFF          EQU (0x1 <<  6) ;- (SPI) RXBUFF Interrupt
3055
AT91C_SPI_TXBUFE          EQU (0x1 <<  7) ;- (SPI) TXBUFE Interrupt
3056
AT91C_SPI_NSSR            EQU (0x1 <<  8) ;- (SPI) NSSR Interrupt
3057
AT91C_SPI_TXEMPTY         EQU (0x1 <<  9) ;- (SPI) TXEMPTY Interrupt
3058
AT91C_SPI_SPIENS          EQU (0x1 << 16) ;- (SPI) Enable Status
3059
// - -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register -------- 
3060
// - -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register -------- 
3061
// - -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register -------- 
3062
// - -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register -------- 
3063
AT91C_SPI_CPOL            EQU (0x1 <<  0) ;- (SPI) Clock Polarity
3064
AT91C_SPI_NCPHA           EQU (0x1 <<  1) ;- (SPI) Clock Phase
3065
AT91C_SPI_CSAAT           EQU (0x1 <<  3) ;- (SPI) Chip Select Active After Transfer
3066
AT91C_SPI_BITS            EQU (0xF <<  4) ;- (SPI) Bits Per Transfer
3067
AT91C_SPI_BITS_8          EQU (0x0 <<  4) ;- (SPI) 8 Bits Per transfer
3068
AT91C_SPI_BITS_9          EQU (0x1 <<  4) ;- (SPI) 9 Bits Per transfer
3069
AT91C_SPI_BITS_10         EQU (0x2 <<  4) ;- (SPI) 10 Bits Per transfer
3070
AT91C_SPI_BITS_11         EQU (0x3 <<  4) ;- (SPI) 11 Bits Per transfer
3071
AT91C_SPI_BITS_12         EQU (0x4 <<  4) ;- (SPI) 12 Bits Per transfer
3072
AT91C_SPI_BITS_13         EQU (0x5 <<  4) ;- (SPI) 13 Bits Per transfer
3073
AT91C_SPI_BITS_14         EQU (0x6 <<  4) ;- (SPI) 14 Bits Per transfer
3074
AT91C_SPI_BITS_15         EQU (0x7 <<  4) ;- (SPI) 15 Bits Per transfer
3075
AT91C_SPI_BITS_16         EQU (0x8 <<  4) ;- (SPI) 16 Bits Per transfer
3076
AT91C_SPI_SCBR            EQU (0xFF <<  8) ;- (SPI) Serial Clock Baud Rate
3077
AT91C_SPI_DLYBS           EQU (0xFF << 16) ;- (SPI) Delay Before SPCK
3078
AT91C_SPI_DLYBCT          EQU (0xFF << 24) ;- (SPI) Delay Between Consecutive Transfers
3079
 
3080
// - *****************************************************************************
3081
// -              SOFTWARE API DEFINITION  FOR Usart
3082
// - *****************************************************************************
3083
// - -------- US_CR : (USART Offset: 0x0) Debug Unit Control Register -------- 
3084
AT91C_US_STTBRK           EQU (0x1 <<  9) ;- (USART) Start Break
3085
AT91C_US_STPBRK           EQU (0x1 << 10) ;- (USART) Stop Break
3086
AT91C_US_STTTO            EQU (0x1 << 11) ;- (USART) Start Time-out
3087
AT91C_US_SENDA            EQU (0x1 << 12) ;- (USART) Send Address
3088
AT91C_US_RSTIT            EQU (0x1 << 13) ;- (USART) Reset Iterations
3089
AT91C_US_RSTNACK          EQU (0x1 << 14) ;- (USART) Reset Non Acknowledge
3090
AT91C_US_RETTO            EQU (0x1 << 15) ;- (USART) Rearm Time-out
3091
AT91C_US_DTREN            EQU (0x1 << 16) ;- (USART) Data Terminal ready Enable
3092
AT91C_US_DTRDIS           EQU (0x1 << 17) ;- (USART) Data Terminal ready Disable
3093
AT91C_US_RTSEN            EQU (0x1 << 18) ;- (USART) Request to Send enable
3094
AT91C_US_RTSDIS           EQU (0x1 << 19) ;- (USART) Request to Send Disable
3095
// - -------- US_MR : (USART Offset: 0x4) Debug Unit Mode Register -------- 
3096
AT91C_US_USMODE           EQU (0xF <<  0) ;- (USART) Usart mode
3097
AT91C_US_USMODE_NORMAL    EQU (0x0) ;- (USART) Normal
3098
AT91C_US_USMODE_RS485     EQU (0x1) ;- (USART) RS485
3099
AT91C_US_USMODE_HWHSH     EQU (0x2) ;- (USART) Hardware Handshaking
3100
AT91C_US_USMODE_MODEM     EQU (0x3) ;- (USART) Modem
3101
AT91C_US_USMODE_ISO7816_0 EQU (0x4) ;- (USART) ISO7816 protocol: T = 0
3102
AT91C_US_USMODE_ISO7816_1 EQU (0x6) ;- (USART) ISO7816 protocol: T = 1
3103
AT91C_US_USMODE_IRDA      EQU (0x8) ;- (USART) IrDA
3104
AT91C_US_USMODE_SWHSH     EQU (0xC) ;- (USART) Software Handshaking
3105
AT91C_US_CLKS             EQU (0x3 <<  4) ;- (USART) Clock Selection (Baud Rate generator Input Clock
3106
AT91C_US_CLKS_CLOCK       EQU (0x0 <<  4) ;- (USART) Clock
3107
AT91C_US_CLKS_FDIV1       EQU (0x1 <<  4) ;- (USART) fdiv1
3108
AT91C_US_CLKS_SLOW        EQU (0x2 <<  4) ;- (USART) slow_clock (ARM)
3109
AT91C_US_CLKS_EXT         EQU (0x3 <<  4) ;- (USART) External (SCK)
3110
AT91C_US_CHRL             EQU (0x3 <<  6) ;- (USART) Clock Selection (Baud Rate generator Input Clock
3111
AT91C_US_CHRL_5_BITS      EQU (0x0 <<  6) ;- (USART) Character Length: 5 bits
3112
AT91C_US_CHRL_6_BITS      EQU (0x1 <<  6) ;- (USART) Character Length: 6 bits
3113
AT91C_US_CHRL_7_BITS      EQU (0x2 <<  6) ;- (USART) Character Length: 7 bits
3114
AT91C_US_CHRL_8_BITS      EQU (0x3 <<  6) ;- (USART) Character Length: 8 bits
3115
AT91C_US_SYNC             EQU (0x1 <<  8) ;- (USART) Synchronous Mode Select
3116
AT91C_US_NBSTOP           EQU (0x3 << 12) ;- (USART) Number of Stop bits
3117
AT91C_US_NBSTOP_1_BIT     EQU (0x0 << 12) ;- (USART) 1 stop bit
3118
AT91C_US_NBSTOP_15_BIT    EQU (0x1 << 12) ;- (USART) Asynchronous (SYNC=0) 2 stop bits Synchronous (SYNC=1) 2 stop bits
3119
AT91C_US_NBSTOP_2_BIT     EQU (0x2 << 12) ;- (USART) 2 stop bits
3120
AT91C_US_MSBF             EQU (0x1 << 16) ;- (USART) Bit Order
3121
AT91C_US_MODE9            EQU (0x1 << 17) ;- (USART) 9-bit Character length
3122
AT91C_US_CKLO             EQU (0x1 << 18) ;- (USART) Clock Output Select
3123
AT91C_US_OVER             EQU (0x1 << 19) ;- (USART) Over Sampling Mode
3124
AT91C_US_INACK            EQU (0x1 << 20) ;- (USART) Inhibit Non Acknowledge
3125
AT91C_US_DSNACK           EQU (0x1 << 21) ;- (USART) Disable Successive NACK
3126
AT91C_US_MAX_ITER         EQU (0x1 << 24) ;- (USART) Number of Repetitions
3127
AT91C_US_FILTER           EQU (0x1 << 28) ;- (USART) Receive Line Filter
3128
// - -------- US_IER : (USART Offset: 0x8) Debug Unit Interrupt Enable Register -------- 
3129
AT91C_US_RXBRK            EQU (0x1 <<  2) ;- (USART) Break Received/End of Break
3130
AT91C_US_TIMEOUT          EQU (0x1 <<  8) ;- (USART) Receiver Time-out
3131
AT91C_US_ITERATION        EQU (0x1 << 10) ;- (USART) Max number of Repetitions Reached
3132
AT91C_US_NACK             EQU (0x1 << 13) ;- (USART) Non Acknowledge
3133
AT91C_US_RIIC             EQU (0x1 << 16) ;- (USART) Ring INdicator Input Change Flag
3134
AT91C_US_DSRIC            EQU (0x1 << 17) ;- (USART) Data Set Ready Input Change Flag
3135
AT91C_US_DCDIC            EQU (0x1 << 18) ;- (USART) Data Carrier Flag
3136
AT91C_US_CTSIC            EQU (0x1 << 19) ;- (USART) Clear To Send Input Change Flag
3137
// - -------- US_IDR : (USART Offset: 0xc) Debug Unit Interrupt Disable Register -------- 
3138
// - -------- US_IMR : (USART Offset: 0x10) Debug Unit Interrupt Mask Register -------- 
3139
// - -------- US_CSR : (USART Offset: 0x14) Debug Unit Channel Status Register -------- 
3140
AT91C_US_RI               EQU (0x1 << 20) ;- (USART) Image of RI Input
3141
AT91C_US_DSR              EQU (0x1 << 21) ;- (USART) Image of DSR Input
3142
AT91C_US_DCD              EQU (0x1 << 22) ;- (USART) Image of DCD Input
3143
AT91C_US_CTS              EQU (0x1 << 23) ;- (USART) Image of CTS Input
3144
 
3145
// - *****************************************************************************
3146
// -              SOFTWARE API DEFINITION  FOR Synchronous Serial Controller Interface
3147
// - *****************************************************************************
3148
// - -------- SSC_CR : (SSC Offset: 0x0) SSC Control Register -------- 
3149
AT91C_SSC_RXEN            EQU (0x1 <<  0) ;- (SSC) Receive Enable
3150
AT91C_SSC_RXDIS           EQU (0x1 <<  1) ;- (SSC) Receive Disable
3151
AT91C_SSC_TXEN            EQU (0x1 <<  8) ;- (SSC) Transmit Enable
3152
AT91C_SSC_TXDIS           EQU (0x1 <<  9) ;- (SSC) Transmit Disable
3153
AT91C_SSC_SWRST           EQU (0x1 << 15) ;- (SSC) Software Reset
3154
// - -------- SSC_RCMR : (SSC Offset: 0x10) SSC Receive Clock Mode Register -------- 
3155
AT91C_SSC_CKS             EQU (0x3 <<  0) ;- (SSC) Receive/Transmit Clock Selection
3156
AT91C_SSC_CKS_DIV         EQU (0x0) ;- (SSC) Divided Clock
3157
AT91C_SSC_CKS_TK          EQU (0x1) ;- (SSC) TK Clock signal
3158
AT91C_SSC_CKS_RK          EQU (0x2) ;- (SSC) RK pin
3159
AT91C_SSC_CKO             EQU (0x7 <<  2) ;- (SSC) Receive/Transmit Clock Output Mode Selection
3160
AT91C_SSC_CKO_NONE        EQU (0x0 <<  2) ;- (SSC) Receive/Transmit Clock Output Mode: None RK pin: Input-only
3161
AT91C_SSC_CKO_CONTINOUS   EQU (0x1 <<  2) ;- (SSC) Continuous Receive/Transmit Clock RK pin: Output
3162
AT91C_SSC_CKO_DATA_TX     EQU (0x2 <<  2) ;- (SSC) Receive/Transmit Clock only during data transfers RK pin: Output
3163
AT91C_SSC_CKI             EQU (0x1 <<  5) ;- (SSC) Receive/Transmit Clock Inversion
3164
AT91C_SSC_START           EQU (0xF <<  8) ;- (SSC) Receive/Transmit Start Selection
3165
AT91C_SSC_START_CONTINOUS EQU (0x0 <<  8) ;- (SSC) Continuous, as soon as the receiver is enabled, and immediately after the end of transfer of the previous data.
3166
AT91C_SSC_START_TX        EQU (0x1 <<  8) ;- (SSC) Transmit/Receive start
3167
AT91C_SSC_START_LOW_RF    EQU (0x2 <<  8) ;- (SSC) Detection of a low level on RF input
3168
AT91C_SSC_START_HIGH_RF   EQU (0x3 <<  8) ;- (SSC) Detection of a high level on RF input
3169
AT91C_SSC_START_FALL_RF   EQU (0x4 <<  8) ;- (SSC) Detection of a falling edge on RF input
3170
AT91C_SSC_START_RISE_RF   EQU (0x5 <<  8) ;- (SSC) Detection of a rising edge on RF input
3171
AT91C_SSC_START_LEVEL_RF  EQU (0x6 <<  8) ;- (SSC) Detection of any level change on RF input
3172
AT91C_SSC_START_EDGE_RF   EQU (0x7 <<  8) ;- (SSC) Detection of any edge on RF input
3173
AT91C_SSC_START_0         EQU (0x8 <<  8) ;- (SSC) Compare 0
3174
AT91C_SSC_STTDLY          EQU (0xFF << 16) ;- (SSC) Receive/Transmit Start Delay
3175
AT91C_SSC_PERIOD          EQU (0xFF << 24) ;- (SSC) Receive/Transmit Period Divider Selection
3176
// - -------- SSC_RFMR : (SSC Offset: 0x14) SSC Receive Frame Mode Register -------- 
3177
AT91C_SSC_DATLEN          EQU (0x1F <<  0) ;- (SSC) Data Length
3178
AT91C_SSC_LOOP            EQU (0x1 <<  5) ;- (SSC) Loop Mode
3179
AT91C_SSC_MSBF            EQU (0x1 <<  7) ;- (SSC) Most Significant Bit First
3180
AT91C_SSC_DATNB           EQU (0xF <<  8) ;- (SSC) Data Number per Frame
3181
AT91C_SSC_FSLEN           EQU (0xF << 16) ;- (SSC) Receive/Transmit Frame Sync length
3182
AT91C_SSC_FSOS            EQU (0x7 << 20) ;- (SSC) Receive/Transmit Frame Sync Output Selection
3183
AT91C_SSC_FSOS_NONE       EQU (0x0 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: None RK pin Input-only
3184
AT91C_SSC_FSOS_NEGATIVE   EQU (0x1 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Negative Pulse
3185
AT91C_SSC_FSOS_POSITIVE   EQU (0x2 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Positive Pulse
3186
AT91C_SSC_FSOS_LOW        EQU (0x3 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Driver Low during data transfer
3187
AT91C_SSC_FSOS_HIGH       EQU (0x4 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Driver High during data transfer
3188
AT91C_SSC_FSOS_TOGGLE     EQU (0x5 << 20) ;- (SSC) Selected Receive/Transmit Frame Sync Signal: Toggling at each start of data transfer
3189
AT91C_SSC_FSEDGE          EQU (0x1 << 24) ;- (SSC) Frame Sync Edge Detection
3190
// - -------- SSC_TCMR : (SSC Offset: 0x18) SSC Transmit Clock Mode Register -------- 
3191
// - -------- SSC_TFMR : (SSC Offset: 0x1c) SSC Transmit Frame Mode Register -------- 
3192
AT91C_SSC_DATDEF          EQU (0x1 <<  5) ;- (SSC) Data Default Value
3193
AT91C_SSC_FSDEN           EQU (0x1 << 23) ;- (SSC) Frame Sync Data Enable
3194
// - -------- SSC_SR : (SSC Offset: 0x40) SSC Status Register -------- 
3195
AT91C_SSC_TXRDY           EQU (0x1 <<  0) ;- (SSC) Transmit Ready
3196
AT91C_SSC_TXEMPTY         EQU (0x1 <<  1) ;- (SSC) Transmit Empty
3197
AT91C_SSC_ENDTX           EQU (0x1 <<  2) ;- (SSC) End Of Transmission
3198
AT91C_SSC_TXBUFE          EQU (0x1 <<  3) ;- (SSC) Transmit Buffer Empty
3199
AT91C_SSC_RXRDY           EQU (0x1 <<  4) ;- (SSC) Receive Ready
3200
AT91C_SSC_OVRUN           EQU (0x1 <<  5) ;- (SSC) Receive Overrun
3201
AT91C_SSC_ENDRX           EQU (0x1 <<  6) ;- (SSC) End of Reception
3202
AT91C_SSC_RXBUFF          EQU (0x1 <<  7) ;- (SSC) Receive Buffer Full
3203
AT91C_SSC_TXSYN           EQU (0x1 << 10) ;- (SSC) Transmit Sync
3204
AT91C_SSC_RXSYN           EQU (0x1 << 11) ;- (SSC) Receive Sync
3205
AT91C_SSC_TXENA           EQU (0x1 << 16) ;- (SSC) Transmit Enable
3206
AT91C_SSC_RXENA           EQU (0x1 << 17) ;- (SSC) Receive Enable
3207
// - -------- SSC_IER : (SSC Offset: 0x44) SSC Interrupt Enable Register -------- 
3208
// - -------- SSC_IDR : (SSC Offset: 0x48) SSC Interrupt Disable Register -------- 
3209
// - -------- SSC_IMR : (SSC Offset: 0x4c) SSC Interrupt Mask Register -------- 
3210
 
3211
// - *****************************************************************************
3212
// -              SOFTWARE API DEFINITION  FOR Two-wire Interface
3213
// - *****************************************************************************
3214
// - -------- TWI_CR : (TWI Offset: 0x0) TWI Control Register -------- 
3215
AT91C_TWI_START           EQU (0x1 <<  0) ;- (TWI) Send a START Condition
3216
AT91C_TWI_STOP            EQU (0x1 <<  1) ;- (TWI) Send a STOP Condition
3217
AT91C_TWI_MSEN            EQU (0x1 <<  2) ;- (TWI) TWI Master Transfer Enabled
3218
AT91C_TWI_MSDIS           EQU (0x1 <<  3) ;- (TWI) TWI Master Transfer Disabled
3219
AT91C_TWI_SWRST           EQU (0x1 <<  7) ;- (TWI) Software Reset
3220
// - -------- TWI_MMR : (TWI Offset: 0x4) TWI Master Mode Register -------- 
3221
AT91C_TWI_IADRSZ          EQU (0x3 <<  8) ;- (TWI) Internal Device Address Size
3222
AT91C_TWI_IADRSZ_NO       EQU (0x0 <<  8) ;- (TWI) No internal device address
3223
AT91C_TWI_IADRSZ_1_BYTE   EQU (0x1 <<  8) ;- (TWI) One-byte internal device address
3224
AT91C_TWI_IADRSZ_2_BYTE   EQU (0x2 <<  8) ;- (TWI) Two-byte internal device address
3225
AT91C_TWI_IADRSZ_3_BYTE   EQU (0x3 <<  8) ;- (TWI) Three-byte internal device address
3226
AT91C_TWI_MREAD           EQU (0x1 << 12) ;- (TWI) Master Read Direction
3227
AT91C_TWI_DADR            EQU (0x7F << 16) ;- (TWI) Device Address
3228
// - -------- TWI_CWGR : (TWI Offset: 0x10) TWI Clock Waveform Generator Register -------- 
3229
AT91C_TWI_CLDIV           EQU (0xFF <<  0) ;- (TWI) Clock Low Divider
3230
AT91C_TWI_CHDIV           EQU (0xFF <<  8) ;- (TWI) Clock High Divider
3231
AT91C_TWI_CKDIV           EQU (0x7 << 16) ;- (TWI) Clock Divider
3232
// - -------- TWI_SR : (TWI Offset: 0x20) TWI Status Register -------- 
3233
AT91C_TWI_TXCOMP          EQU (0x1 <<  0) ;- (TWI) Transmission Completed
3234
AT91C_TWI_RXRDY           EQU (0x1 <<  1) ;- (TWI) Receive holding register ReaDY
3235
AT91C_TWI_TXRDY           EQU (0x1 <<  2) ;- (TWI) Transmit holding register ReaDY
3236
AT91C_TWI_OVRE            EQU (0x1 <<  6) ;- (TWI) Overrun Error
3237
AT91C_TWI_UNRE            EQU (0x1 <<  7) ;- (TWI) Underrun Error
3238
AT91C_TWI_NACK            EQU (0x1 <<  8) ;- (TWI) Not Acknowledged
3239
// - -------- TWI_IER : (TWI Offset: 0x24) TWI Interrupt Enable Register -------- 
3240
// - -------- TWI_IDR : (TWI Offset: 0x28) TWI Interrupt Disable Register -------- 
3241
// - -------- TWI_IMR : (TWI Offset: 0x2c) TWI Interrupt Mask Register -------- 
3242
 
3243
// - *****************************************************************************
3244
// -              SOFTWARE API DEFINITION  FOR PWMC Channel Interface
3245
// - *****************************************************************************
3246
// - -------- PWMC_CMR : (PWMC_CH Offset: 0x0) PWMC Channel Mode Register -------- 
3247
AT91C_PWMC_CPRE           EQU (0xF <<  0) ;- (PWMC_CH) Channel Pre-scaler : PWMC_CLKx
3248
AT91C_PWMC_CPRE_MCK       EQU (0x0) ;- (PWMC_CH)
3249
AT91C_PWMC_CPRE_MCKA      EQU (0xB) ;- (PWMC_CH)
3250
AT91C_PWMC_CPRE_MCKB      EQU (0xC) ;- (PWMC_CH)
3251
AT91C_PWMC_CALG           EQU (0x1 <<  8) ;- (PWMC_CH) Channel Alignment
3252
AT91C_PWMC_CPOL           EQU (0x1 <<  9) ;- (PWMC_CH) Channel Polarity
3253
AT91C_PWMC_CPD            EQU (0x1 << 10) ;- (PWMC_CH) Channel Update Period
3254
// - -------- PWMC_CDTYR : (PWMC_CH Offset: 0x4) PWMC Channel Duty Cycle Register -------- 
3255
AT91C_PWMC_CDTY           EQU (0x0 <<  0) ;- (PWMC_CH) Channel Duty Cycle
3256
// - -------- PWMC_CPRDR : (PWMC_CH Offset: 0x8) PWMC Channel Period Register -------- 
3257
AT91C_PWMC_CPRD           EQU (0x0 <<  0) ;- (PWMC_CH) Channel Period
3258
// - -------- PWMC_CCNTR : (PWMC_CH Offset: 0xc) PWMC Channel Counter Register -------- 
3259
AT91C_PWMC_CCNT           EQU (0x0 <<  0) ;- (PWMC_CH) Channel Counter
3260
// - -------- PWMC_CUPDR : (PWMC_CH Offset: 0x10) PWMC Channel Update Register -------- 
3261
AT91C_PWMC_CUPD           EQU (0x0 <<  0) ;- (PWMC_CH) Channel Update
3262
 
3263
// - *****************************************************************************
3264
// -              SOFTWARE API DEFINITION  FOR Pulse Width Modulation Controller Interface
3265
// - *****************************************************************************
3266
// - -------- PWMC_MR : (PWMC Offset: 0x0) PWMC Mode Register -------- 
3267
AT91C_PWMC_DIVA           EQU (0xFF <<  0) ;- (PWMC) CLKA divide factor.
3268
AT91C_PWMC_PREA           EQU (0xF <<  8) ;- (PWMC) Divider Input Clock Prescaler A
3269
AT91C_PWMC_PREA_MCK       EQU (0x0 <<  8) ;- (PWMC)
3270
AT91C_PWMC_DIVB           EQU (0xFF << 16) ;- (PWMC) CLKB divide factor.
3271
AT91C_PWMC_PREB           EQU (0xF << 24) ;- (PWMC) Divider Input Clock Prescaler B
3272
AT91C_PWMC_PREB_MCK       EQU (0x0 << 24) ;- (PWMC)
3273
// - -------- PWMC_ENA : (PWMC Offset: 0x4) PWMC Enable Register -------- 
3274
AT91C_PWMC_CHID0          EQU (0x1 <<  0) ;- (PWMC) Channel ID 0
3275
AT91C_PWMC_CHID1          EQU (0x1 <<  1) ;- (PWMC) Channel ID 1
3276
AT91C_PWMC_CHID2          EQU (0x1 <<  2) ;- (PWMC) Channel ID 2
3277
AT91C_PWMC_CHID3          EQU (0x1 <<  3) ;- (PWMC) Channel ID 3
3278
// - -------- PWMC_DIS : (PWMC Offset: 0x8) PWMC Disable Register -------- 
3279
// - -------- PWMC_SR : (PWMC Offset: 0xc) PWMC Status Register -------- 
3280
// - -------- PWMC_IER : (PWMC Offset: 0x10) PWMC Interrupt Enable Register -------- 
3281
// - -------- PWMC_IDR : (PWMC Offset: 0x14) PWMC Interrupt Disable Register -------- 
3282
// - -------- PWMC_IMR : (PWMC Offset: 0x18) PWMC Interrupt Mask Register -------- 
3283
// - -------- PWMC_ISR : (PWMC Offset: 0x1c) PWMC Interrupt Status Register -------- 
3284
 
3285
// - *****************************************************************************
3286
// -              SOFTWARE API DEFINITION  FOR USB Device Interface
3287
// - *****************************************************************************
3288
// - -------- UDP_FRM_NUM : (UDP Offset: 0x0) USB Frame Number Register -------- 
3289
AT91C_UDP_FRM_NUM         EQU (0x7FF <<  0) ;- (UDP) Frame Number as Defined in the Packet Field Formats
3290
AT91C_UDP_FRM_ERR         EQU (0x1 << 16) ;- (UDP) Frame Error
3291
AT91C_UDP_FRM_OK          EQU (0x1 << 17) ;- (UDP) Frame OK
3292
// - -------- UDP_GLB_STATE : (UDP Offset: 0x4) USB Global State Register -------- 
3293
AT91C_UDP_FADDEN          EQU (0x1 <<  0) ;- (UDP) Function Address Enable
3294
AT91C_UDP_CONFG           EQU (0x1 <<  1) ;- (UDP) Configured
3295
AT91C_UDP_ESR             EQU (0x1 <<  2) ;- (UDP) Enable Send Resume
3296
AT91C_UDP_RSMINPR         EQU (0x1 <<  3) ;- (UDP) A Resume Has Been Sent to the Host
3297
AT91C_UDP_RMWUPE          EQU (0x1 <<  4) ;- (UDP) Remote Wake Up Enable
3298
// - -------- UDP_FADDR : (UDP Offset: 0x8) USB Function Address Register -------- 
3299
AT91C_UDP_FADD            EQU (0xFF <<  0) ;- (UDP) Function Address Value
3300
AT91C_UDP_FEN             EQU (0x1 <<  8) ;- (UDP) Function Enable
3301
// - -------- UDP_IER : (UDP Offset: 0x10) USB Interrupt Enable Register -------- 
3302
AT91C_UDP_EPINT0          EQU (0x1 <<  0) ;- (UDP) Endpoint 0 Interrupt
3303
AT91C_UDP_EPINT1          EQU (0x1 <<  1) ;- (UDP) Endpoint 0 Interrupt
3304
AT91C_UDP_EPINT2          EQU (0x1 <<  2) ;- (UDP) Endpoint 2 Interrupt
3305
AT91C_UDP_EPINT3          EQU (0x1 <<  3) ;- (UDP) Endpoint 3 Interrupt
3306
AT91C_UDP_EPINT4          EQU (0x1 <<  4) ;- (UDP) Endpoint 4 Interrupt
3307
AT91C_UDP_EPINT5          EQU (0x1 <<  5) ;- (UDP) Endpoint 5 Interrupt
3308
AT91C_UDP_RXSUSP          EQU (0x1 <<  8) ;- (UDP) USB Suspend Interrupt
3309
AT91C_UDP_RXRSM           EQU (0x1 <<  9) ;- (UDP) USB Resume Interrupt
3310
AT91C_UDP_EXTRSM          EQU (0x1 << 10) ;- (UDP) USB External Resume Interrupt
3311
AT91C_UDP_SOFINT          EQU (0x1 << 11) ;- (UDP) USB Start Of frame Interrupt
3312
AT91C_UDP_WAKEUP          EQU (0x1 << 13) ;- (UDP) USB Resume Interrupt
3313
// - -------- UDP_IDR : (UDP Offset: 0x14) USB Interrupt Disable Register -------- 
3314
// - -------- UDP_IMR : (UDP Offset: 0x18) USB Interrupt Mask Register -------- 
3315
// - -------- UDP_ISR : (UDP Offset: 0x1c) USB Interrupt Status Register -------- 
3316
AT91C_UDP_ENDBUSRES       EQU (0x1 << 12) ;- (UDP) USB End Of Bus Reset Interrupt
3317
// - -------- UDP_ICR : (UDP Offset: 0x20) USB Interrupt Clear Register -------- 
3318
// - -------- UDP_RST_EP : (UDP Offset: 0x28) USB Reset Endpoint Register -------- 
3319
AT91C_UDP_EP0             EQU (0x1 <<  0) ;- (UDP) Reset Endpoint 0
3320
AT91C_UDP_EP1             EQU (0x1 <<  1) ;- (UDP) Reset Endpoint 1
3321
AT91C_UDP_EP2             EQU (0x1 <<  2) ;- (UDP) Reset Endpoint 2
3322
AT91C_UDP_EP3             EQU (0x1 <<  3) ;- (UDP) Reset Endpoint 3
3323
AT91C_UDP_EP4             EQU (0x1 <<  4) ;- (UDP) Reset Endpoint 4
3324
AT91C_UDP_EP5             EQU (0x1 <<  5) ;- (UDP) Reset Endpoint 5
3325
// - -------- UDP_CSR : (UDP Offset: 0x30) USB Endpoint Control and Status Register -------- 
3326
AT91C_UDP_TXCOMP          EQU (0x1 <<  0) ;- (UDP) Generates an IN packet with data previously written in the DPR
3327
AT91C_UDP_RX_DATA_BK0     EQU (0x1 <<  1) ;- (UDP) Receive Data Bank 0
3328
AT91C_UDP_RXSETUP         EQU (0x1 <<  2) ;- (UDP) Sends STALL to the Host (Control endpoints)
3329
AT91C_UDP_ISOERROR        EQU (0x1 <<  3) ;- (UDP) Isochronous error (Isochronous endpoints)
3330
AT91C_UDP_TXPKTRDY        EQU (0x1 <<  4) ;- (UDP) Transmit Packet Ready
3331
AT91C_UDP_FORCESTALL      EQU (0x1 <<  5) ;- (UDP) Force Stall (used by Control, Bulk and Isochronous endpoints).
3332
AT91C_UDP_RX_DATA_BK1     EQU (0x1 <<  6) ;- (UDP) Receive Data Bank 1 (only used by endpoints with ping-pong attributes).
3333
AT91C_UDP_DIR             EQU (0x1 <<  7) ;- (UDP) Transfer Direction
3334
AT91C_UDP_EPTYPE          EQU (0x7 <<  8) ;- (UDP) Endpoint type
3335
AT91C_UDP_EPTYPE_CTRL     EQU (0x0 <<  8) ;- (UDP) Control
3336
AT91C_UDP_EPTYPE_ISO_OUT  EQU (0x1 <<  8) ;- (UDP) Isochronous OUT
3337
AT91C_UDP_EPTYPE_BULK_OUT EQU (0x2 <<  8) ;- (UDP) Bulk OUT
3338
AT91C_UDP_EPTYPE_INT_OUT  EQU (0x3 <<  8) ;- (UDP) Interrupt OUT
3339
AT91C_UDP_EPTYPE_ISO_IN   EQU (0x5 <<  8) ;- (UDP) Isochronous IN
3340
AT91C_UDP_EPTYPE_BULK_IN  EQU (0x6 <<  8) ;- (UDP) Bulk IN
3341
AT91C_UDP_EPTYPE_INT_IN   EQU (0x7 <<  8) ;- (UDP) Interrupt IN
3342
AT91C_UDP_DTGLE           EQU (0x1 << 11) ;- (UDP) Data Toggle
3343
AT91C_UDP_EPEDS           EQU (0x1 << 15) ;- (UDP) Endpoint Enable Disable
3344
AT91C_UDP_RXBYTECNT       EQU (0x7FF << 16) ;- (UDP) Number Of Bytes Available in the FIFO
3345
// - -------- UDP_TXVC : (UDP Offset: 0x74) Transceiver Control Register -------- 
3346
AT91C_UDP_TXVDIS          EQU (0x1 <<  8) ;- (UDP)
3347
AT91C_UDP_PUON            EQU (0x1 <<  9) ;- (UDP) Pull-up ON
3348
 
3349
// - *****************************************************************************
3350
// -              SOFTWARE API DEFINITION  FOR Timer Counter Channel Interface
3351
// - *****************************************************************************
3352
// - -------- TC_CCR : (TC Offset: 0x0) TC Channel Control Register -------- 
3353
AT91C_TC_CLKEN            EQU (0x1 <<  0) ;- (TC) Counter Clock Enable Command
3354
AT91C_TC_CLKDIS           EQU (0x1 <<  1) ;- (TC) Counter Clock Disable Command
3355
AT91C_TC_SWTRG            EQU (0x1 <<  2) ;- (TC) Software Trigger Command
3356
// - -------- TC_CMR : (TC Offset: 0x4) TC Channel Mode Register: Capture Mode / Waveform Mode -------- 
3357
AT91C_TC_CLKS             EQU (0x7 <<  0) ;- (TC) Clock Selection
3358
AT91C_TC_CLKS_TIMER_DIV1_CLOCK EQU (0x0) ;- (TC) Clock selected: TIMER_DIV1_CLOCK
3359
AT91C_TC_CLKS_TIMER_DIV2_CLOCK EQU (0x1) ;- (TC) Clock selected: TIMER_DIV2_CLOCK
3360
AT91C_TC_CLKS_TIMER_DIV3_CLOCK EQU (0x2) ;- (TC) Clock selected: TIMER_DIV3_CLOCK
3361
AT91C_TC_CLKS_TIMER_DIV4_CLOCK EQU (0x3) ;- (TC) Clock selected: TIMER_DIV4_CLOCK
3362
AT91C_TC_CLKS_TIMER_DIV5_CLOCK EQU (0x4) ;- (TC) Clock selected: TIMER_DIV5_CLOCK
3363
AT91C_TC_CLKS_XC0         EQU (0x5) ;- (TC) Clock selected: XC0
3364
AT91C_TC_CLKS_XC1         EQU (0x6) ;- (TC) Clock selected: XC1
3365
AT91C_TC_CLKS_XC2         EQU (0x7) ;- (TC) Clock selected: XC2
3366
AT91C_TC_CLKI             EQU (0x1 <<  3) ;- (TC) Clock Invert
3367
AT91C_TC_BURST            EQU (0x3 <<  4) ;- (TC) Burst Signal Selection
3368
AT91C_TC_BURST_NONE       EQU (0x0 <<  4) ;- (TC) The clock is not gated by an external signal
3369
AT91C_TC_BURST_XC0        EQU (0x1 <<  4) ;- (TC) XC0 is ANDed with the selected clock
3370
AT91C_TC_BURST_XC1        EQU (0x2 <<  4) ;- (TC) XC1 is ANDed with the selected clock
3371
AT91C_TC_BURST_XC2        EQU (0x3 <<  4) ;- (TC) XC2 is ANDed with the selected clock
3372
AT91C_TC_CPCSTOP          EQU (0x1 <<  6) ;- (TC) Counter Clock Stopped with RC Compare
3373
AT91C_TC_LDBSTOP          EQU (0x1 <<  6) ;- (TC) Counter Clock Stopped with RB Loading
3374
AT91C_TC_CPCDIS           EQU (0x1 <<  7) ;- (TC) Counter Clock Disable with RC Compare
3375
AT91C_TC_LDBDIS           EQU (0x1 <<  7) ;- (TC) Counter Clock Disabled with RB Loading
3376
AT91C_TC_ETRGEDG          EQU (0x3 <<  8) ;- (TC) External Trigger Edge Selection
3377
AT91C_TC_ETRGEDG_NONE     EQU (0x0 <<  8) ;- (TC) Edge: None
3378
AT91C_TC_ETRGEDG_RISING   EQU (0x1 <<  8) ;- (TC) Edge: rising edge
3379
AT91C_TC_ETRGEDG_FALLING  EQU (0x2 <<  8) ;- (TC) Edge: falling edge
3380
AT91C_TC_ETRGEDG_BOTH     EQU (0x3 <<  8) ;- (TC) Edge: each edge
3381
AT91C_TC_EEVTEDG          EQU (0x3 <<  8) ;- (TC) External Event Edge Selection
3382
AT91C_TC_EEVTEDG_NONE     EQU (0x0 <<  8) ;- (TC) Edge: None
3383
AT91C_TC_EEVTEDG_RISING   EQU (0x1 <<  8) ;- (TC) Edge: rising edge
3384
AT91C_TC_EEVTEDG_FALLING  EQU (0x2 <<  8) ;- (TC) Edge: falling edge
3385
AT91C_TC_EEVTEDG_BOTH     EQU (0x3 <<  8) ;- (TC) Edge: each edge
3386
AT91C_TC_EEVT             EQU (0x3 << 10) ;- (TC) External Event  Selection
3387
AT91C_TC_EEVT_TIOB        EQU (0x0 << 10) ;- (TC) Signal selected as external event: TIOB TIOB direction: input
3388
AT91C_TC_EEVT_XC0         EQU (0x1 << 10) ;- (TC) Signal selected as external event: XC0 TIOB direction: output
3389
AT91C_TC_EEVT_XC1         EQU (0x2 << 10) ;- (TC) Signal selected as external event: XC1 TIOB direction: output
3390
AT91C_TC_EEVT_XC2         EQU (0x3 << 10) ;- (TC) Signal selected as external event: XC2 TIOB direction: output
3391
AT91C_TC_ABETRG           EQU (0x1 << 10) ;- (TC) TIOA or TIOB External Trigger Selection
3392
AT91C_TC_ENETRG           EQU (0x1 << 12) ;- (TC) External Event Trigger enable
3393
AT91C_TC_WAVESEL          EQU (0x3 << 13) ;- (TC) Waveform  Selection
3394
AT91C_TC_WAVESEL_UP       EQU (0x0 << 13) ;- (TC) UP mode without atomatic trigger on RC Compare
3395
AT91C_TC_WAVESEL_UPDOWN   EQU (0x1 << 13) ;- (TC) UPDOWN mode without automatic trigger on RC Compare
3396
AT91C_TC_WAVESEL_UP_AUTO  EQU (0x2 << 13) ;- (TC) UP mode with automatic trigger on RC Compare
3397
AT91C_TC_WAVESEL_UPDOWN_AUTO EQU (0x3 << 13) ;- (TC) UPDOWN mode with automatic trigger on RC Compare
3398
AT91C_TC_CPCTRG           EQU (0x1 << 14) ;- (TC) RC Compare Trigger Enable
3399
AT91C_TC_WAVE             EQU (0x1 << 15) ;- (TC)
3400
AT91C_TC_ACPA             EQU (0x3 << 16) ;- (TC) RA Compare Effect on TIOA
3401
AT91C_TC_ACPA_NONE        EQU (0x0 << 16) ;- (TC) Effect: none
3402
AT91C_TC_ACPA_SET         EQU (0x1 << 16) ;- (TC) Effect: set
3403
AT91C_TC_ACPA_CLEAR       EQU (0x2 << 16) ;- (TC) Effect: clear
3404
AT91C_TC_ACPA_TOGGLE      EQU (0x3 << 16) ;- (TC) Effect: toggle
3405
AT91C_TC_LDRA             EQU (0x3 << 16) ;- (TC) RA Loading Selection
3406
AT91C_TC_LDRA_NONE        EQU (0x0 << 16) ;- (TC) Edge: None
3407
AT91C_TC_LDRA_RISING      EQU (0x1 << 16) ;- (TC) Edge: rising edge of TIOA
3408
AT91C_TC_LDRA_FALLING     EQU (0x2 << 16) ;- (TC) Edge: falling edge of TIOA
3409
AT91C_TC_LDRA_BOTH        EQU (0x3 << 16) ;- (TC) Edge: each edge of TIOA
3410
AT91C_TC_ACPC             EQU (0x3 << 18) ;- (TC) RC Compare Effect on TIOA
3411
AT91C_TC_ACPC_NONE        EQU (0x0 << 18) ;- (TC) Effect: none
3412
AT91C_TC_ACPC_SET         EQU (0x1 << 18) ;- (TC) Effect: set
3413
AT91C_TC_ACPC_CLEAR       EQU (0x2 << 18) ;- (TC) Effect: clear
3414
AT91C_TC_ACPC_TOGGLE      EQU (0x3 << 18) ;- (TC) Effect: toggle
3415
AT91C_TC_LDRB             EQU (0x3 << 18) ;- (TC) RB Loading Selection
3416
AT91C_TC_LDRB_NONE        EQU (0x0 << 18) ;- (TC) Edge: None
3417
AT91C_TC_LDRB_RISING      EQU (0x1 << 18) ;- (TC) Edge: rising edge of TIOA
3418
AT91C_TC_LDRB_FALLING     EQU (0x2 << 18) ;- (TC) Edge: falling edge of TIOA
3419
AT91C_TC_LDRB_BOTH        EQU (0x3 << 18) ;- (TC) Edge: each edge of TIOA
3420
AT91C_TC_AEEVT            EQU (0x3 << 20) ;- (TC) External Event Effect on TIOA
3421
AT91C_TC_AEEVT_NONE       EQU (0x0 << 20) ;- (TC) Effect: none
3422
AT91C_TC_AEEVT_SET        EQU (0x1 << 20) ;- (TC) Effect: set
3423
AT91C_TC_AEEVT_CLEAR      EQU (0x2 << 20) ;- (TC) Effect: clear
3424
AT91C_TC_AEEVT_TOGGLE     EQU (0x3 << 20) ;- (TC) Effect: toggle
3425
AT91C_TC_ASWTRG           EQU (0x3 << 22) ;- (TC) Software Trigger Effect on TIOA
3426
AT91C_TC_ASWTRG_NONE      EQU (0x0 << 22) ;- (TC) Effect: none
3427
AT91C_TC_ASWTRG_SET       EQU (0x1 << 22) ;- (TC) Effect: set
3428
AT91C_TC_ASWTRG_CLEAR     EQU (0x2 << 22) ;- (TC) Effect: clear
3429
AT91C_TC_ASWTRG_TOGGLE    EQU (0x3 << 22) ;- (TC) Effect: toggle
3430
AT91C_TC_BCPB             EQU (0x3 << 24) ;- (TC) RB Compare Effect on TIOB
3431
AT91C_TC_BCPB_NONE        EQU (0x0 << 24) ;- (TC) Effect: none
3432
AT91C_TC_BCPB_SET         EQU (0x1 << 24) ;- (TC) Effect: set
3433
AT91C_TC_BCPB_CLEAR       EQU (0x2 << 24) ;- (TC) Effect: clear
3434
AT91C_TC_BCPB_TOGGLE      EQU (0x3 << 24) ;- (TC) Effect: toggle
3435
AT91C_TC_BCPC             EQU (0x3 << 26) ;- (TC) RC Compare Effect on TIOB
3436
AT91C_TC_BCPC_NONE        EQU (0x0 << 26) ;- (TC) Effect: none
3437
AT91C_TC_BCPC_SET         EQU (0x1 << 26) ;- (TC) Effect: set
3438
AT91C_TC_BCPC_CLEAR       EQU (0x2 << 26) ;- (TC) Effect: clear
3439
AT91C_TC_BCPC_TOGGLE      EQU (0x3 << 26) ;- (TC) Effect: toggle
3440
AT91C_TC_BEEVT            EQU (0x3 << 28) ;- (TC) External Event Effect on TIOB
3441
AT91C_TC_BEEVT_NONE       EQU (0x0 << 28) ;- (TC) Effect: none
3442
AT91C_TC_BEEVT_SET        EQU (0x1 << 28) ;- (TC) Effect: set
3443
AT91C_TC_BEEVT_CLEAR      EQU (0x2 << 28) ;- (TC) Effect: clear
3444
AT91C_TC_BEEVT_TOGGLE     EQU (0x3 << 28) ;- (TC) Effect: toggle
3445
AT91C_TC_BSWTRG           EQU (0x3 << 30) ;- (TC) Software Trigger Effect on TIOB
3446
AT91C_TC_BSWTRG_NONE      EQU (0x0 << 30) ;- (TC) Effect: none
3447
AT91C_TC_BSWTRG_SET       EQU (0x1 << 30) ;- (TC) Effect: set
3448
AT91C_TC_BSWTRG_CLEAR     EQU (0x2 << 30) ;- (TC) Effect: clear
3449
AT91C_TC_BSWTRG_TOGGLE    EQU (0x3 << 30) ;- (TC) Effect: toggle
3450
// - -------- TC_SR : (TC Offset: 0x20) TC Channel Status Register -------- 
3451
AT91C_TC_COVFS            EQU (0x1 <<  0) ;- (TC) Counter Overflow
3452
AT91C_TC_LOVRS            EQU (0x1 <<  1) ;- (TC) Load Overrun
3453
AT91C_TC_CPAS             EQU (0x1 <<  2) ;- (TC) RA Compare
3454
AT91C_TC_CPBS             EQU (0x1 <<  3) ;- (TC) RB Compare
3455
AT91C_TC_CPCS             EQU (0x1 <<  4) ;- (TC) RC Compare
3456
AT91C_TC_LDRAS            EQU (0x1 <<  5) ;- (TC) RA Loading
3457
AT91C_TC_LDRBS            EQU (0x1 <<  6) ;- (TC) RB Loading
3458
AT91C_TC_ETRGS            EQU (0x1 <<  7) ;- (TC) External Trigger
3459
AT91C_TC_CLKSTA           EQU (0x1 << 16) ;- (TC) Clock Enabling
3460
AT91C_TC_MTIOA            EQU (0x1 << 17) ;- (TC) TIOA Mirror
3461
AT91C_TC_MTIOB            EQU (0x1 << 18) ;- (TC) TIOA Mirror
3462
// - -------- TC_IER : (TC Offset: 0x24) TC Channel Interrupt Enable Register -------- 
3463
// - -------- TC_IDR : (TC Offset: 0x28) TC Channel Interrupt Disable Register -------- 
3464
// - -------- TC_IMR : (TC Offset: 0x2c) TC Channel Interrupt Mask Register -------- 
3465
 
3466
// - *****************************************************************************
3467
// -              SOFTWARE API DEFINITION  FOR Timer Counter Interface
3468
// - *****************************************************************************
3469
// - -------- TCB_BCR : (TCB Offset: 0xc0) TC Block Control Register -------- 
3470
AT91C_TCB_SYNC            EQU (0x1 <<  0) ;- (TCB) Synchro Command
3471
// - -------- TCB_BMR : (TCB Offset: 0xc4) TC Block Mode Register -------- 
3472
AT91C_TCB_TC0XC0S         EQU (0x3 <<  0) ;- (TCB) External Clock Signal 0 Selection
3473
AT91C_TCB_TC0XC0S_TCLK0   EQU (0x0) ;- (TCB) TCLK0 connected to XC0
3474
AT91C_TCB_TC0XC0S_NONE    EQU (0x1) ;- (TCB) None signal connected to XC0
3475
AT91C_TCB_TC0XC0S_TIOA1   EQU (0x2) ;- (TCB) TIOA1 connected to XC0
3476
AT91C_TCB_TC0XC0S_TIOA2   EQU (0x3) ;- (TCB) TIOA2 connected to XC0
3477
AT91C_TCB_TC1XC1S         EQU (0x3 <<  2) ;- (TCB) External Clock Signal 1 Selection
3478
AT91C_TCB_TC1XC1S_TCLK1   EQU (0x0 <<  2) ;- (TCB) TCLK1 connected to XC1
3479
AT91C_TCB_TC1XC1S_NONE    EQU (0x1 <<  2) ;- (TCB) None signal connected to XC1
3480
AT91C_TCB_TC1XC1S_TIOA0   EQU (0x2 <<  2) ;- (TCB) TIOA0 connected to XC1
3481
AT91C_TCB_TC1XC1S_TIOA2   EQU (0x3 <<  2) ;- (TCB) TIOA2 connected to XC1
3482
AT91C_TCB_TC2XC2S         EQU (0x3 <<  4) ;- (TCB) External Clock Signal 2 Selection
3483
AT91C_TCB_TC2XC2S_TCLK2   EQU (0x0 <<  4) ;- (TCB) TCLK2 connected to XC2
3484
AT91C_TCB_TC2XC2S_NONE    EQU (0x1 <<  4) ;- (TCB) None signal connected to XC2
3485
AT91C_TCB_TC2XC2S_TIOA0   EQU (0x2 <<  4) ;- (TCB) TIOA0 connected to XC2
3486
AT91C_TCB_TC2XC2S_TIOA1   EQU (0x3 <<  4) ;- (TCB) TIOA2 connected to XC2
3487
 
3488
// - *****************************************************************************
3489
// -              SOFTWARE API DEFINITION  FOR Control Area Network MailBox Interface
3490
// - *****************************************************************************
3491
// - -------- CAN_MMR : (CAN_MB Offset: 0x0) CAN Message Mode Register -------- 
3492
AT91C_CAN_MTIMEMARK       EQU (0xFFFF <<  0) ;- (CAN_MB) Mailbox Timemark
3493
AT91C_CAN_PRIOR           EQU (0xF << 16) ;- (CAN_MB) Mailbox Priority
3494
AT91C_CAN_MOT             EQU (0x7 << 24) ;- (CAN_MB) Mailbox Object Type
3495
AT91C_CAN_MOT_DIS         EQU (0x0 << 24) ;- (CAN_MB)
3496
AT91C_CAN_MOT_RX          EQU (0x1 << 24) ;- (CAN_MB)
3497
AT91C_CAN_MOT_RXOVERWRITE EQU (0x2 << 24) ;- (CAN_MB)
3498
AT91C_CAN_MOT_TX          EQU (0x3 << 24) ;- (CAN_MB)
3499
AT91C_CAN_MOT_CONSUMER    EQU (0x4 << 24) ;- (CAN_MB)
3500
AT91C_CAN_MOT_PRODUCER    EQU (0x5 << 24) ;- (CAN_MB)
3501
// - -------- CAN_MAM : (CAN_MB Offset: 0x4) CAN Message Acceptance Mask Register -------- 
3502
AT91C_CAN_MIDvB           EQU (0x3FFFF <<  0) ;- (CAN_MB) Complementary bits for identifier in extended mode
3503
AT91C_CAN_MIDvA           EQU (0x7FF << 18) ;- (CAN_MB) Identifier for standard frame mode
3504
AT91C_CAN_MIDE            EQU (0x1 << 29) ;- (CAN_MB) Identifier Version
3505
// - -------- CAN_MID : (CAN_MB Offset: 0x8) CAN Message ID Register -------- 
3506
// - -------- CAN_MFID : (CAN_MB Offset: 0xc) CAN Message Family ID Register -------- 
3507
// - -------- CAN_MSR : (CAN_MB Offset: 0x10) CAN Message Status Register -------- 
3508
AT91C_CAN_MTIMESTAMP      EQU (0xFFFF <<  0) ;- (CAN_MB) Timer Value
3509
AT91C_CAN_MDLC            EQU (0xF << 16) ;- (CAN_MB) Mailbox Data Length Code
3510
AT91C_CAN_MRTR            EQU (0x1 << 20) ;- (CAN_MB) Mailbox Remote Transmission Request
3511
AT91C_CAN_MABT            EQU (0x1 << 22) ;- (CAN_MB) Mailbox Message Abort
3512
AT91C_CAN_MRDY            EQU (0x1 << 23) ;- (CAN_MB) Mailbox Ready
3513
AT91C_CAN_MMI             EQU (0x1 << 24) ;- (CAN_MB) Mailbox Message Ignored
3514
// - -------- CAN_MDL : (CAN_MB Offset: 0x14) CAN Message Data Low Register -------- 
3515
// - -------- CAN_MDH : (CAN_MB Offset: 0x18) CAN Message Data High Register -------- 
3516
// - -------- CAN_MCR : (CAN_MB Offset: 0x1c) CAN Message Control Register -------- 
3517
AT91C_CAN_MACR            EQU (0x1 << 22) ;- (CAN_MB) Abort Request for Mailbox
3518
AT91C_CAN_MTCR            EQU (0x1 << 23) ;- (CAN_MB) Mailbox Transfer Command
3519
 
3520
// - *****************************************************************************
3521
// -              SOFTWARE API DEFINITION  FOR Control Area Network Interface
3522
// - *****************************************************************************
3523
// - -------- CAN_MR : (CAN Offset: 0x0) CAN Mode Register -------- 
3524
AT91C_CAN_CANEN           EQU (0x1 <<  0) ;- (CAN) CAN Controller Enable
3525
AT91C_CAN_LPM             EQU (0x1 <<  1) ;- (CAN) Disable/Enable Low Power Mode
3526
AT91C_CAN_ABM             EQU (0x1 <<  2) ;- (CAN) Disable/Enable Autobaud/Listen Mode
3527
AT91C_CAN_OVL             EQU (0x1 <<  3) ;- (CAN) Disable/Enable Overload Frame
3528
AT91C_CAN_TEOF            EQU (0x1 <<  4) ;- (CAN) Time Stamp messages at each end of Frame
3529
AT91C_CAN_TTM             EQU (0x1 <<  5) ;- (CAN) Disable/Enable Time Trigger Mode
3530
AT91C_CAN_TIMFRZ          EQU (0x1 <<  6) ;- (CAN) Enable Timer Freeze
3531
AT91C_CAN_DRPT            EQU (0x1 <<  7) ;- (CAN) Disable Repeat
3532
// - -------- CAN_IER : (CAN Offset: 0x4) CAN Interrupt Enable Register -------- 
3533
AT91C_CAN_MB0             EQU (0x1 <<  0) ;- (CAN) Mailbox 0 Flag
3534
AT91C_CAN_MB1             EQU (0x1 <<  1) ;- (CAN) Mailbox 1 Flag
3535
AT91C_CAN_MB2             EQU (0x1 <<  2) ;- (CAN) Mailbox 2 Flag
3536
AT91C_CAN_MB3             EQU (0x1 <<  3) ;- (CAN) Mailbox 3 Flag
3537
AT91C_CAN_MB4             EQU (0x1 <<  4) ;- (CAN) Mailbox 4 Flag
3538
AT91C_CAN_MB5             EQU (0x1 <<  5) ;- (CAN) Mailbox 5 Flag
3539
AT91C_CAN_MB6             EQU (0x1 <<  6) ;- (CAN) Mailbox 6 Flag
3540
AT91C_CAN_MB7             EQU (0x1 <<  7) ;- (CAN) Mailbox 7 Flag
3541
AT91C_CAN_MB8             EQU (0x1 <<  8) ;- (CAN) Mailbox 8 Flag
3542
AT91C_CAN_MB9             EQU (0x1 <<  9) ;- (CAN) Mailbox 9 Flag
3543
AT91C_CAN_MB10            EQU (0x1 << 10) ;- (CAN) Mailbox 10 Flag
3544
AT91C_CAN_MB11            EQU (0x1 << 11) ;- (CAN) Mailbox 11 Flag
3545
AT91C_CAN_MB12            EQU (0x1 << 12) ;- (CAN) Mailbox 12 Flag
3546
AT91C_CAN_MB13            EQU (0x1 << 13) ;- (CAN) Mailbox 13 Flag
3547
AT91C_CAN_MB14            EQU (0x1 << 14) ;- (CAN) Mailbox 14 Flag
3548
AT91C_CAN_MB15            EQU (0x1 << 15) ;- (CAN) Mailbox 15 Flag
3549
AT91C_CAN_ERRA            EQU (0x1 << 16) ;- (CAN) Error Active Mode Flag
3550
AT91C_CAN_WARN            EQU (0x1 << 17) ;- (CAN) Warning Limit Flag
3551
AT91C_CAN_ERRP            EQU (0x1 << 18) ;- (CAN) Error Passive Mode Flag
3552
AT91C_CAN_BOFF            EQU (0x1 << 19) ;- (CAN) Bus Off Mode Flag
3553
AT91C_CAN_SLEEP           EQU (0x1 << 20) ;- (CAN) Sleep Flag
3554
AT91C_CAN_WAKEUP          EQU (0x1 << 21) ;- (CAN) Wakeup Flag
3555
AT91C_CAN_TOVF            EQU (0x1 << 22) ;- (CAN) Timer Overflow Flag
3556
AT91C_CAN_TSTP            EQU (0x1 << 23) ;- (CAN) Timestamp Flag
3557
AT91C_CAN_CERR            EQU (0x1 << 24) ;- (CAN) CRC Error
3558
AT91C_CAN_SERR            EQU (0x1 << 25) ;- (CAN) Stuffing Error
3559
AT91C_CAN_AERR            EQU (0x1 << 26) ;- (CAN) Acknowledgment Error
3560
AT91C_CAN_FERR            EQU (0x1 << 27) ;- (CAN) Form Error
3561
AT91C_CAN_BERR            EQU (0x1 << 28) ;- (CAN) Bit Error
3562
// - -------- CAN_IDR : (CAN Offset: 0x8) CAN Interrupt Disable Register -------- 
3563
// - -------- CAN_IMR : (CAN Offset: 0xc) CAN Interrupt Mask Register -------- 
3564
// - -------- CAN_SR : (CAN Offset: 0x10) CAN Status Register -------- 
3565
AT91C_CAN_RBSY            EQU (0x1 << 29) ;- (CAN) Receiver Busy
3566
AT91C_CAN_TBSY            EQU (0x1 << 30) ;- (CAN) Transmitter Busy
3567
AT91C_CAN_OVLY            EQU (0x1 << 31) ;- (CAN) Overload Busy
3568
// - -------- CAN_BR : (CAN Offset: 0x14) CAN Baudrate Register -------- 
3569
AT91C_CAN_PHASE2          EQU (0x7 <<  0) ;- (CAN) Phase 2 segment
3570
AT91C_CAN_PHASE1          EQU (0x7 <<  4) ;- (CAN) Phase 1 segment
3571
AT91C_CAN_PROPAG          EQU (0x7 <<  8) ;- (CAN) Programmation time segment
3572
AT91C_CAN_SYNC            EQU (0x3 << 12) ;- (CAN) Re-synchronization jump width segment
3573
AT91C_CAN_BRP             EQU (0x7F << 16) ;- (CAN) Baudrate Prescaler
3574
AT91C_CAN_SMP             EQU (0x1 << 24) ;- (CAN) Sampling mode
3575
// - -------- CAN_TIM : (CAN Offset: 0x18) CAN Timer Register -------- 
3576
AT91C_CAN_TIMER           EQU (0xFFFF <<  0) ;- (CAN) Timer field
3577
// - -------- CAN_TIMESTP : (CAN Offset: 0x1c) CAN Timestamp Register -------- 
3578
// - -------- CAN_ECR : (CAN Offset: 0x20) CAN Error Counter Register -------- 
3579
AT91C_CAN_REC             EQU (0xFF <<  0) ;- (CAN) Receive Error Counter
3580
AT91C_CAN_TEC             EQU (0xFF << 16) ;- (CAN) Transmit Error Counter
3581
// - -------- CAN_TCR : (CAN Offset: 0x24) CAN Transfer Command Register -------- 
3582
AT91C_CAN_TIMRST          EQU (0x1 << 31) ;- (CAN) Timer Reset Field
3583
// - -------- CAN_ACR : (CAN Offset: 0x28) CAN Abort Command Register -------- 
3584
 
3585
// - *****************************************************************************
3586
// -              SOFTWARE API DEFINITION  FOR Ethernet MAC 10/100
3587
// - *****************************************************************************
3588
// - -------- EMAC_NCR : (EMAC Offset: 0x0)  -------- 
3589
AT91C_EMAC_LB             EQU (0x1 <<  0) ;- (EMAC) Loopback. Optional. When set, loopback signal is at high level.
3590
AT91C_EMAC_LLB            EQU (0x1 <<  1) ;- (EMAC) Loopback local.
3591
AT91C_EMAC_RE             EQU (0x1 <<  2) ;- (EMAC) Receive enable.
3592
AT91C_EMAC_TE             EQU (0x1 <<  3) ;- (EMAC) Transmit enable.
3593
AT91C_EMAC_MPE            EQU (0x1 <<  4) ;- (EMAC) Management port enable.
3594
AT91C_EMAC_CLRSTAT        EQU (0x1 <<  5) ;- (EMAC) Clear statistics registers.
3595
AT91C_EMAC_INCSTAT        EQU (0x1 <<  6) ;- (EMAC) Increment statistics registers.
3596
AT91C_EMAC_WESTAT         EQU (0x1 <<  7) ;- (EMAC) Write enable for statistics registers.
3597
AT91C_EMAC_BP             EQU (0x1 <<  8) ;- (EMAC) Back pressure.
3598
AT91C_EMAC_TSTART         EQU (0x1 <<  9) ;- (EMAC) Start Transmission.
3599
AT91C_EMAC_THALT          EQU (0x1 << 10) ;- (EMAC) Transmission Halt.
3600
AT91C_EMAC_TPFR           EQU (0x1 << 11) ;- (EMAC) Transmit pause frame
3601
AT91C_EMAC_TZQ            EQU (0x1 << 12) ;- (EMAC) Transmit zero quantum pause frame
3602
// - -------- EMAC_NCFGR : (EMAC Offset: 0x4) Network Configuration Register -------- 
3603
AT91C_EMAC_SPD            EQU (0x1 <<  0) ;- (EMAC) Speed.
3604
AT91C_EMAC_FD             EQU (0x1 <<  1) ;- (EMAC) Full duplex.
3605
AT91C_EMAC_JFRAME         EQU (0x1 <<  3) ;- (EMAC) Jumbo Frames.
3606
AT91C_EMAC_CAF            EQU (0x1 <<  4) ;- (EMAC) Copy all frames.
3607
AT91C_EMAC_NBC            EQU (0x1 <<  5) ;- (EMAC) No broadcast.
3608
AT91C_EMAC_MTI            EQU (0x1 <<  6) ;- (EMAC) Multicast hash event enable
3609
AT91C_EMAC_UNI            EQU (0x1 <<  7) ;- (EMAC) Unicast hash enable.
3610
AT91C_EMAC_BIG            EQU (0x1 <<  8) ;- (EMAC) Receive 1522 bytes.
3611
AT91C_EMAC_EAE            EQU (0x1 <<  9) ;- (EMAC) External address match enable.
3612
AT91C_EMAC_CLK            EQU (0x3 << 10) ;- (EMAC)
3613
AT91C_EMAC_CLK_HCLK_8     EQU (0x0 << 10) ;- (EMAC) HCLK divided by 8
3614
AT91C_EMAC_CLK_HCLK_16    EQU (0x1 << 10) ;- (EMAC) HCLK divided by 16
3615
AT91C_EMAC_CLK_HCLK_32    EQU (0x2 << 10) ;- (EMAC) HCLK divided by 32
3616
AT91C_EMAC_CLK_HCLK_64    EQU (0x3 << 10) ;- (EMAC) HCLK divided by 64
3617
AT91C_EMAC_RTY            EQU (0x1 << 12) ;- (EMAC)
3618
AT91C_EMAC_PAE            EQU (0x1 << 13) ;- (EMAC)
3619
AT91C_EMAC_RBOF           EQU (0x3 << 14) ;- (EMAC)
3620
AT91C_EMAC_RBOF_OFFSET_0  EQU (0x0 << 14) ;- (EMAC) no offset from start of receive buffer
3621
AT91C_EMAC_RBOF_OFFSET_1  EQU (0x1 << 14) ;- (EMAC) one byte offset from start of receive buffer
3622
AT91C_EMAC_RBOF_OFFSET_2  EQU (0x2 << 14) ;- (EMAC) two bytes offset from start of receive buffer
3623
AT91C_EMAC_RBOF_OFFSET_3  EQU (0x3 << 14) ;- (EMAC) three bytes offset from start of receive buffer
3624
AT91C_EMAC_RLCE           EQU (0x1 << 16) ;- (EMAC) Receive Length field Checking Enable
3625
AT91C_EMAC_DRFCS          EQU (0x1 << 17) ;- (EMAC) Discard Receive FCS
3626
AT91C_EMAC_EFRHD          EQU (0x1 << 18) ;- (EMAC)
3627
AT91C_EMAC_IRXFCS         EQU (0x1 << 19) ;- (EMAC) Ignore RX FCS
3628
// - -------- EMAC_NSR : (EMAC Offset: 0x8) Network Status Register -------- 
3629
AT91C_EMAC_LINKR          EQU (0x1 <<  0) ;- (EMAC)
3630
AT91C_EMAC_MDIO           EQU (0x1 <<  1) ;- (EMAC)
3631
AT91C_EMAC_IDLE           EQU (0x1 <<  2) ;- (EMAC)
3632
// - -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Status Register -------- 
3633
AT91C_EMAC_UBR            EQU (0x1 <<  0) ;- (EMAC)
3634
AT91C_EMAC_COL            EQU (0x1 <<  1) ;- (EMAC)
3635
AT91C_EMAC_RLES           EQU (0x1 <<  2) ;- (EMAC)
3636
AT91C_EMAC_TGO            EQU (0x1 <<  3) ;- (EMAC) Transmit Go
3637
AT91C_EMAC_BEX            EQU (0x1 <<  4) ;- (EMAC) Buffers exhausted mid frame
3638
AT91C_EMAC_COMP           EQU (0x1 <<  5) ;- (EMAC)
3639
AT91C_EMAC_UND            EQU (0x1 <<  6) ;- (EMAC)
3640
// - -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register -------- 
3641
AT91C_EMAC_BNA            EQU (0x1 <<  0) ;- (EMAC)
3642
AT91C_EMAC_REC            EQU (0x1 <<  1) ;- (EMAC)
3643
AT91C_EMAC_OVR            EQU (0x1 <<  2) ;- (EMAC)
3644
// - -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register -------- 
3645
AT91C_EMAC_MFD            EQU (0x1 <<  0) ;- (EMAC)
3646
AT91C_EMAC_RCOMP          EQU (0x1 <<  1) ;- (EMAC)
3647
AT91C_EMAC_RXUBR          EQU (0x1 <<  2) ;- (EMAC)
3648
AT91C_EMAC_TXUBR          EQU (0x1 <<  3) ;- (EMAC)
3649
AT91C_EMAC_TUNDR          EQU (0x1 <<  4) ;- (EMAC)
3650
AT91C_EMAC_RLEX           EQU (0x1 <<  5) ;- (EMAC)
3651
AT91C_EMAC_TXERR          EQU (0x1 <<  6) ;- (EMAC)
3652
AT91C_EMAC_TCOMP          EQU (0x1 <<  7) ;- (EMAC)
3653
AT91C_EMAC_LINK           EQU (0x1 <<  9) ;- (EMAC)
3654
AT91C_EMAC_ROVR           EQU (0x1 << 10) ;- (EMAC)
3655
AT91C_EMAC_HRESP          EQU (0x1 << 11) ;- (EMAC)
3656
AT91C_EMAC_PFRE           EQU (0x1 << 12) ;- (EMAC)
3657
AT91C_EMAC_PTZ            EQU (0x1 << 13) ;- (EMAC)
3658
// - -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register -------- 
3659
// - -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register -------- 
3660
// - -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register -------- 
3661
// - -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register -------- 
3662
AT91C_EMAC_DATA           EQU (0xFFFF <<  0) ;- (EMAC)
3663
AT91C_EMAC_CODE           EQU (0x3 << 16) ;- (EMAC)
3664
AT91C_EMAC_REGA           EQU (0x1F << 18) ;- (EMAC)
3665
AT91C_EMAC_PHYA           EQU (0x1F << 23) ;- (EMAC)
3666
AT91C_EMAC_RW             EQU (0x3 << 28) ;- (EMAC)
3667
AT91C_EMAC_SOF            EQU (0x3 << 30) ;- (EMAC)
3668
// - -------- EMAC_USRIO : (EMAC Offset: 0xc0) USER Input Output Register -------- 
3669
AT91C_EMAC_RMII           EQU (0x1 <<  0) ;- (EMAC) Reduce MII
3670
// - -------- EMAC_WOL : (EMAC Offset: 0xc4) Wake On LAN Register -------- 
3671
AT91C_EMAC_IP             EQU (0xFFFF <<  0) ;- (EMAC) ARP request IP address
3672
AT91C_EMAC_MAG            EQU (0x1 << 16) ;- (EMAC) Magic packet event enable
3673
AT91C_EMAC_ARP            EQU (0x1 << 17) ;- (EMAC) ARP request event enable
3674
AT91C_EMAC_SA1            EQU (0x1 << 18) ;- (EMAC) Specific address register 1 event enable
3675
// - -------- EMAC_REV : (EMAC Offset: 0xfc) Revision Register -------- 
3676
AT91C_EMAC_REVREF         EQU (0xFFFF <<  0) ;- (EMAC)
3677
AT91C_EMAC_PARTREF        EQU (0xFFFF << 16) ;- (EMAC)
3678
 
3679
// - *****************************************************************************
3680
// -              SOFTWARE API DEFINITION  FOR Analog to Digital Convertor
3681
// - *****************************************************************************
3682
// - -------- ADC_CR : (ADC Offset: 0x0) ADC Control Register -------- 
3683
AT91C_ADC_SWRST           EQU (0x1 <<  0) ;- (ADC) Software Reset
3684
AT91C_ADC_START           EQU (0x1 <<  1) ;- (ADC) Start Conversion
3685
// - -------- ADC_MR : (ADC Offset: 0x4) ADC Mode Register -------- 
3686
AT91C_ADC_TRGEN           EQU (0x1 <<  0) ;- (ADC) Trigger Enable
3687
AT91C_ADC_TRGEN_DIS       EQU (0x0) ;- (ADC) Hradware triggers are disabled. Starting a conversion is only possible by software
3688
AT91C_ADC_TRGEN_EN        EQU (0x1) ;- (ADC) Hardware trigger selected by TRGSEL field is enabled.
3689
AT91C_ADC_TRGSEL          EQU (0x7 <<  1) ;- (ADC) Trigger Selection
3690
AT91C_ADC_TRGSEL_TIOA0    EQU (0x0 <<  1) ;- (ADC) Selected TRGSEL = TIAO0
3691
AT91C_ADC_TRGSEL_TIOA1    EQU (0x1 <<  1) ;- (ADC) Selected TRGSEL = TIAO1
3692
AT91C_ADC_TRGSEL_TIOA2    EQU (0x2 <<  1) ;- (ADC) Selected TRGSEL = TIAO2
3693
AT91C_ADC_TRGSEL_TIOA3    EQU (0x3 <<  1) ;- (ADC) Selected TRGSEL = TIAO3
3694
AT91C_ADC_TRGSEL_TIOA4    EQU (0x4 <<  1) ;- (ADC) Selected TRGSEL = TIAO4
3695
AT91C_ADC_TRGSEL_TIOA5    EQU (0x5 <<  1) ;- (ADC) Selected TRGSEL = TIAO5
3696
AT91C_ADC_TRGSEL_EXT      EQU (0x6 <<  1) ;- (ADC) Selected TRGSEL = External Trigger
3697
AT91C_ADC_LOWRES          EQU (0x1 <<  4) ;- (ADC) Resolution.
3698
AT91C_ADC_LOWRES_10_BIT   EQU (0x0 <<  4) ;- (ADC) 10-bit resolution
3699
AT91C_ADC_LOWRES_8_BIT    EQU (0x1 <<  4) ;- (ADC) 8-bit resolution
3700
AT91C_ADC_SLEEP           EQU (0x1 <<  5) ;- (ADC) Sleep Mode
3701
AT91C_ADC_SLEEP_NORMAL_MODE EQU (0x0 <<  5) ;- (ADC) Normal Mode
3702
AT91C_ADC_SLEEP_MODE      EQU (0x1 <<  5) ;- (ADC) Sleep Mode
3703
AT91C_ADC_PRESCAL         EQU (0x3F <<  8) ;- (ADC) Prescaler rate selection
3704
AT91C_ADC_STARTUP         EQU (0x1F << 16) ;- (ADC) Startup Time
3705
AT91C_ADC_SHTIM           EQU (0xF << 24) ;- (ADC) Sample & Hold Time
3706
// - --------   ADC_CHER : (ADC Offset: 0x10) ADC Channel Enable Register -------- 
3707
AT91C_ADC_CH0             EQU (0x1 <<  0) ;- (ADC) Channel 0
3708
AT91C_ADC_CH1             EQU (0x1 <<  1) ;- (ADC) Channel 1
3709
AT91C_ADC_CH2             EQU (0x1 <<  2) ;- (ADC) Channel 2
3710
AT91C_ADC_CH3             EQU (0x1 <<  3) ;- (ADC) Channel 3
3711
AT91C_ADC_CH4             EQU (0x1 <<  4) ;- (ADC) Channel 4
3712
AT91C_ADC_CH5             EQU (0x1 <<  5) ;- (ADC) Channel 5
3713
AT91C_ADC_CH6             EQU (0x1 <<  6) ;- (ADC) Channel 6
3714
AT91C_ADC_CH7             EQU (0x1 <<  7) ;- (ADC) Channel 7
3715
// - --------   ADC_CHDR : (ADC Offset: 0x14) ADC Channel Disable Register -------- 
3716
// - --------   ADC_CHSR : (ADC Offset: 0x18) ADC Channel Status Register -------- 
3717
// - -------- ADC_SR : (ADC Offset: 0x1c) ADC Status Register -------- 
3718
AT91C_ADC_EOC0            EQU (0x1 <<  0) ;- (ADC) End of Conversion
3719
AT91C_ADC_EOC1            EQU (0x1 <<  1) ;- (ADC) End of Conversion
3720
AT91C_ADC_EOC2            EQU (0x1 <<  2) ;- (ADC) End of Conversion
3721
AT91C_ADC_EOC3            EQU (0x1 <<  3) ;- (ADC) End of Conversion
3722
AT91C_ADC_EOC4            EQU (0x1 <<  4) ;- (ADC) End of Conversion
3723
AT91C_ADC_EOC5            EQU (0x1 <<  5) ;- (ADC) End of Conversion
3724
AT91C_ADC_EOC6            EQU (0x1 <<  6) ;- (ADC) End of Conversion
3725
AT91C_ADC_EOC7            EQU (0x1 <<  7) ;- (ADC) End of Conversion
3726
AT91C_ADC_OVRE0           EQU (0x1 <<  8) ;- (ADC) Overrun Error
3727
AT91C_ADC_OVRE1           EQU (0x1 <<  9) ;- (ADC) Overrun Error
3728
AT91C_ADC_OVRE2           EQU (0x1 << 10) ;- (ADC) Overrun Error
3729
AT91C_ADC_OVRE3           EQU (0x1 << 11) ;- (ADC) Overrun Error
3730
AT91C_ADC_OVRE4           EQU (0x1 << 12) ;- (ADC) Overrun Error
3731
AT91C_ADC_OVRE5           EQU (0x1 << 13) ;- (ADC) Overrun Error
3732
AT91C_ADC_OVRE6           EQU (0x1 << 14) ;- (ADC) Overrun Error
3733
AT91C_ADC_OVRE7           EQU (0x1 << 15) ;- (ADC) Overrun Error
3734
AT91C_ADC_DRDY            EQU (0x1 << 16) ;- (ADC) Data Ready
3735
AT91C_ADC_GOVRE           EQU (0x1 << 17) ;- (ADC) General Overrun
3736
AT91C_ADC_ENDRX           EQU (0x1 << 18) ;- (ADC) End of Receiver Transfer
3737
AT91C_ADC_RXBUFF          EQU (0x1 << 19) ;- (ADC) RXBUFF Interrupt
3738
// - -------- ADC_LCDR : (ADC Offset: 0x20) ADC Last Converted Data Register -------- 
3739
AT91C_ADC_LDATA           EQU (0x3FF <<  0) ;- (ADC) Last Data Converted
3740
// - -------- ADC_IER : (ADC Offset: 0x24) ADC Interrupt Enable Register -------- 
3741
// - -------- ADC_IDR : (ADC Offset: 0x28) ADC Interrupt Disable Register -------- 
3742
// - -------- ADC_IMR : (ADC Offset: 0x2c) ADC Interrupt Mask Register -------- 
3743
// - -------- ADC_CDR0 : (ADC Offset: 0x30) ADC Channel Data Register 0 -------- 
3744
AT91C_ADC_DATA            EQU (0x3FF <<  0) ;- (ADC) Converted Data
3745
// - -------- ADC_CDR1 : (ADC Offset: 0x34) ADC Channel Data Register 1 -------- 
3746
// - -------- ADC_CDR2 : (ADC Offset: 0x38) ADC Channel Data Register 2 -------- 
3747
// - -------- ADC_CDR3 : (ADC Offset: 0x3c) ADC Channel Data Register 3 -------- 
3748
// - -------- ADC_CDR4 : (ADC Offset: 0x40) ADC Channel Data Register 4 -------- 
3749
// - -------- ADC_CDR5 : (ADC Offset: 0x44) ADC Channel Data Register 5 -------- 
3750
// - -------- ADC_CDR6 : (ADC Offset: 0x48) ADC Channel Data Register 6 -------- 
3751
// - -------- ADC_CDR7 : (ADC Offset: 0x4c) ADC Channel Data Register 7 -------- 
3752
 
3753
// - *****************************************************************************
3754
// -              SOFTWARE API DEFINITION  FOR Advanced  Encryption Standard
3755
// - *****************************************************************************
3756
// - -------- AES_CR : (AES Offset: 0x0) Control Register -------- 
3757
AT91C_AES_START           EQU (0x1 <<  0) ;- (AES) Starts Processing
3758
AT91C_AES_SWRST           EQU (0x1 <<  8) ;- (AES) Software Reset
3759
AT91C_AES_LOADSEED        EQU (0x1 << 16) ;- (AES) Random Number Generator Seed Loading
3760
// - -------- AES_MR : (AES Offset: 0x4) Mode Register -------- 
3761
AT91C_AES_CIPHER          EQU (0x1 <<  0) ;- (AES) Processing Mode
3762
AT91C_AES_PROCDLY         EQU (0xF <<  4) ;- (AES) Processing Delay
3763
AT91C_AES_SMOD            EQU (0x3 <<  8) ;- (AES) Start Mode
3764
AT91C_AES_SMOD_MANUAL     EQU (0x0 <<  8) ;- (AES) Manual Mode: The START bit in register AES_CR must be set to begin encryption or decryption.
3765
AT91C_AES_SMOD_AUTO       EQU (0x1 <<  8) ;- (AES) Auto Mode: no action in AES_CR is necessary (cf datasheet).
3766
AT91C_AES_SMOD_PDC        EQU (0x2 <<  8) ;- (AES) PDC Mode (cf datasheet).
3767
AT91C_AES_OPMOD           EQU (0x7 << 12) ;- (AES) Operation Mode
3768
AT91C_AES_OPMOD_ECB       EQU (0x0 << 12) ;- (AES) ECB Electronic CodeBook mode.
3769
AT91C_AES_OPMOD_CBC       EQU (0x1 << 12) ;- (AES) CBC Cipher Block Chaining mode.
3770
AT91C_AES_OPMOD_OFB       EQU (0x2 << 12) ;- (AES) OFB Output Feedback mode.
3771
AT91C_AES_OPMOD_CFB       EQU (0x3 << 12) ;- (AES) CFB Cipher Feedback mode.
3772
AT91C_AES_OPMOD_CTR       EQU (0x4 << 12) ;- (AES) CTR Counter mode.
3773
AT91C_AES_LOD             EQU (0x1 << 15) ;- (AES) Last Output Data Mode
3774
AT91C_AES_CFBS            EQU (0x7 << 16) ;- (AES) Cipher Feedback Data Size
3775
AT91C_AES_CFBS_128_BIT    EQU (0x0 << 16) ;- (AES) 128-bit.
3776
AT91C_AES_CFBS_64_BIT     EQU (0x1 << 16) ;- (AES) 64-bit.
3777
AT91C_AES_CFBS_32_BIT     EQU (0x2 << 16) ;- (AES) 32-bit.
3778
AT91C_AES_CFBS_16_BIT     EQU (0x3 << 16) ;- (AES) 16-bit.
3779
AT91C_AES_CFBS_8_BIT      EQU (0x4 << 16) ;- (AES) 8-bit.
3780
AT91C_AES_CKEY            EQU (0xF << 20) ;- (AES) Countermeasure Key
3781
AT91C_AES_CTYPE           EQU (0x1F << 24) ;- (AES) Countermeasure Type
3782
AT91C_AES_CTYPE_TYPE1_EN  EQU (0x1 << 24) ;- (AES) Countermeasure type 1 is enabled.
3783
AT91C_AES_CTYPE_TYPE2_EN  EQU (0x2 << 24) ;- (AES) Countermeasure type 2 is enabled.
3784
AT91C_AES_CTYPE_TYPE3_EN  EQU (0x4 << 24) ;- (AES) Countermeasure type 3 is enabled.
3785
AT91C_AES_CTYPE_TYPE4_EN  EQU (0x8 << 24) ;- (AES) Countermeasure type 4 is enabled.
3786
AT91C_AES_CTYPE_TYPE5_EN  EQU (0x10 << 24) ;- (AES) Countermeasure type 5 is enabled.
3787
// - -------- AES_IER : (AES Offset: 0x10) Interrupt Enable Register -------- 
3788
AT91C_AES_DATRDY          EQU (0x1 <<  0) ;- (AES) DATRDY
3789
AT91C_AES_ENDRX           EQU (0x1 <<  1) ;- (AES) PDC Read Buffer End
3790
AT91C_AES_ENDTX           EQU (0x1 <<  2) ;- (AES) PDC Write Buffer End
3791
AT91C_AES_RXBUFF          EQU (0x1 <<  3) ;- (AES) PDC Read Buffer Full
3792
AT91C_AES_TXBUFE          EQU (0x1 <<  4) ;- (AES) PDC Write Buffer Empty
3793
AT91C_AES_URAD            EQU (0x1 <<  8) ;- (AES) Unspecified Register Access Detection
3794
// - -------- AES_IDR : (AES Offset: 0x14) Interrupt Disable Register -------- 
3795
// - -------- AES_IMR : (AES Offset: 0x18) Interrupt Mask Register -------- 
3796
// - -------- AES_ISR : (AES Offset: 0x1c) Interrupt Status Register -------- 
3797
AT91C_AES_URAT            EQU (0x7 << 12) ;- (AES) Unspecified Register Access Type Status
3798
AT91C_AES_URAT_IN_DAT_WRITE_DATPROC EQU (0x0 << 12) ;- (AES) Input data register written during the data processing in PDC mode.
3799
AT91C_AES_URAT_OUT_DAT_READ_DATPROC EQU (0x1 << 12) ;- (AES) Output data register read during the data processing.
3800
AT91C_AES_URAT_MODEREG_WRITE_DATPROC EQU (0x2 << 12) ;- (AES) Mode register written during the data processing.
3801
AT91C_AES_URAT_OUT_DAT_READ_SUBKEY EQU (0x3 << 12) ;- (AES) Output data register read during the sub-keys generation.
3802
AT91C_AES_URAT_MODEREG_WRITE_SUBKEY EQU (0x4 << 12) ;- (AES) Mode register written during the sub-keys generation.
3803
AT91C_AES_URAT_WO_REG_READ EQU (0x5 << 12) ;- (AES) Write-only register read access.
3804
 
3805
// - *****************************************************************************
3806
// -              SOFTWARE API DEFINITION  FOR Triple Data Encryption Standard
3807
// - *****************************************************************************
3808
// - -------- TDES_CR : (TDES Offset: 0x0) Control Register -------- 
3809
AT91C_TDES_START          EQU (0x1 <<  0) ;- (TDES) Starts Processing
3810
AT91C_TDES_SWRST          EQU (0x1 <<  8) ;- (TDES) Software Reset
3811
// - -------- TDES_MR : (TDES Offset: 0x4) Mode Register -------- 
3812
AT91C_TDES_CIPHER         EQU (0x1 <<  0) ;- (TDES) Processing Mode
3813
AT91C_TDES_TDESMOD        EQU (0x1 <<  1) ;- (TDES) Single or Triple DES Mode
3814
AT91C_TDES_KEYMOD         EQU (0x1 <<  4) ;- (TDES) Key Mode
3815
AT91C_TDES_SMOD           EQU (0x3 <<  8) ;- (TDES) Start Mode
3816
AT91C_TDES_SMOD_MANUAL    EQU (0x0 <<  8) ;- (TDES) Manual Mode: The START bit in register TDES_CR must be set to begin encryption or decryption.
3817
AT91C_TDES_SMOD_AUTO      EQU (0x1 <<  8) ;- (TDES) Auto Mode: no action in TDES_CR is necessary (cf datasheet).
3818
AT91C_TDES_SMOD_PDC       EQU (0x2 <<  8) ;- (TDES) PDC Mode (cf datasheet).
3819
AT91C_TDES_OPMOD          EQU (0x3 << 12) ;- (TDES) Operation Mode
3820
AT91C_TDES_OPMOD_ECB      EQU (0x0 << 12) ;- (TDES) ECB Electronic CodeBook mode.
3821
AT91C_TDES_OPMOD_CBC      EQU (0x1 << 12) ;- (TDES) CBC Cipher Block Chaining mode.
3822
AT91C_TDES_OPMOD_OFB      EQU (0x2 << 12) ;- (TDES) OFB Output Feedback mode.
3823
AT91C_TDES_OPMOD_CFB      EQU (0x3 << 12) ;- (TDES) CFB Cipher Feedback mode.
3824
AT91C_TDES_LOD            EQU (0x1 << 15) ;- (TDES) Last Output Data Mode
3825
AT91C_TDES_CFBS           EQU (0x3 << 16) ;- (TDES) Cipher Feedback Data Size
3826
AT91C_TDES_CFBS_64_BIT    EQU (0x0 << 16) ;- (TDES) 64-bit.
3827
AT91C_TDES_CFBS_32_BIT    EQU (0x1 << 16) ;- (TDES) 32-bit.
3828
AT91C_TDES_CFBS_16_BIT    EQU (0x2 << 16) ;- (TDES) 16-bit.
3829
AT91C_TDES_CFBS_8_BIT     EQU (0x3 << 16) ;- (TDES) 8-bit.
3830
// - -------- TDES_IER : (TDES Offset: 0x10) Interrupt Enable Register -------- 
3831
AT91C_TDES_DATRDY         EQU (0x1 <<  0) ;- (TDES) DATRDY
3832
AT91C_TDES_ENDRX          EQU (0x1 <<  1) ;- (TDES) PDC Read Buffer End
3833
AT91C_TDES_ENDTX          EQU (0x1 <<  2) ;- (TDES) PDC Write Buffer End
3834
AT91C_TDES_RXBUFF         EQU (0x1 <<  3) ;- (TDES) PDC Read Buffer Full
3835
AT91C_TDES_TXBUFE         EQU (0x1 <<  4) ;- (TDES) PDC Write Buffer Empty
3836
AT91C_TDES_URAD           EQU (0x1 <<  8) ;- (TDES) Unspecified Register Access Detection
3837
// - -------- TDES_IDR : (TDES Offset: 0x14) Interrupt Disable Register -------- 
3838
// - -------- TDES_IMR : (TDES Offset: 0x18) Interrupt Mask Register -------- 
3839
// - -------- TDES_ISR : (TDES Offset: 0x1c) Interrupt Status Register -------- 
3840
AT91C_TDES_URAT           EQU (0x3 << 12) ;- (TDES) Unspecified Register Access Type Status
3841
AT91C_TDES_URAT_IN_DAT_WRITE_DATPROC EQU (0x0 << 12) ;- (TDES) Input data register written during the data processing in PDC mode.
3842
AT91C_TDES_URAT_OUT_DAT_READ_DATPROC EQU (0x1 << 12) ;- (TDES) Output data register read during the data processing.
3843
AT91C_TDES_URAT_MODEREG_WRITE_DATPROC EQU (0x2 << 12) ;- (TDES) Mode register written during the data processing.
3844
AT91C_TDES_URAT_WO_REG_READ EQU (0x3 << 12) ;- (TDES) Write-only register read access.
3845
 
3846
// - *****************************************************************************
3847
// -               REGISTER ADDRESS DEFINITION FOR AT91SAM7X256
3848
// - *****************************************************************************
3849
// - ========== Register definition for SYS peripheral ========== 
3850
// - ========== Register definition for AIC peripheral ========== 
3851
AT91C_AIC_IVR             EQU (0xFFFFF100) ;- (AIC) IRQ Vector Register
3852
AT91C_AIC_SMR             EQU (0xFFFFF000) ;- (AIC) Source Mode Register
3853
AT91C_AIC_FVR             EQU (0xFFFFF104) ;- (AIC) FIQ Vector Register
3854
AT91C_AIC_DCR             EQU (0xFFFFF138) ;- (AIC) Debug Control Register (Protect)
3855
AT91C_AIC_EOICR           EQU (0xFFFFF130) ;- (AIC) End of Interrupt Command Register
3856
AT91C_AIC_SVR             EQU (0xFFFFF080) ;- (AIC) Source Vector Register
3857
AT91C_AIC_FFSR            EQU (0xFFFFF148) ;- (AIC) Fast Forcing Status Register
3858
AT91C_AIC_ICCR            EQU (0xFFFFF128) ;- (AIC) Interrupt Clear Command Register
3859
AT91C_AIC_ISR             EQU (0xFFFFF108) ;- (AIC) Interrupt Status Register
3860
AT91C_AIC_IMR             EQU (0xFFFFF110) ;- (AIC) Interrupt Mask Register
3861
AT91C_AIC_IPR             EQU (0xFFFFF10C) ;- (AIC) Interrupt Pending Register
3862
AT91C_AIC_FFER            EQU (0xFFFFF140) ;- (AIC) Fast Forcing Enable Register
3863
AT91C_AIC_IECR            EQU (0xFFFFF120) ;- (AIC) Interrupt Enable Command Register
3864
AT91C_AIC_ISCR            EQU (0xFFFFF12C) ;- (AIC) Interrupt Set Command Register
3865
AT91C_AIC_FFDR            EQU (0xFFFFF144) ;- (AIC) Fast Forcing Disable Register
3866
AT91C_AIC_CISR            EQU (0xFFFFF114) ;- (AIC) Core Interrupt Status Register
3867
AT91C_AIC_IDCR            EQU (0xFFFFF124) ;- (AIC) Interrupt Disable Command Register
3868
AT91C_AIC_SPU             EQU (0xFFFFF134) ;- (AIC) Spurious Vector Register
3869
// - ========== Register definition for PDC_DBGU peripheral ========== 
3870
AT91C_DBGU_TCR            EQU (0xFFFFF30C) ;- (PDC_DBGU) Transmit Counter Register
3871
AT91C_DBGU_RNPR           EQU (0xFFFFF310) ;- (PDC_DBGU) Receive Next Pointer Register
3872
AT91C_DBGU_TNPR           EQU (0xFFFFF318) ;- (PDC_DBGU) Transmit Next Pointer Register
3873
AT91C_DBGU_TPR            EQU (0xFFFFF308) ;- (PDC_DBGU) Transmit Pointer Register
3874
AT91C_DBGU_RPR            EQU (0xFFFFF300) ;- (PDC_DBGU) Receive Pointer Register
3875
AT91C_DBGU_RCR            EQU (0xFFFFF304) ;- (PDC_DBGU) Receive Counter Register
3876
AT91C_DBGU_RNCR           EQU (0xFFFFF314) ;- (PDC_DBGU) Receive Next Counter Register
3877
AT91C_DBGU_PTCR           EQU (0xFFFFF320) ;- (PDC_DBGU) PDC Transfer Control Register
3878
AT91C_DBGU_PTSR           EQU (0xFFFFF324) ;- (PDC_DBGU) PDC Transfer Status Register
3879
AT91C_DBGU_TNCR           EQU (0xFFFFF31C) ;- (PDC_DBGU) Transmit Next Counter Register
3880
// - ========== Register definition for DBGU peripheral ========== 
3881
AT91C_DBGU_EXID           EQU (0xFFFFF244) ;- (DBGU) Chip ID Extension Register
3882
AT91C_DBGU_BRGR           EQU (0xFFFFF220) ;- (DBGU) Baud Rate Generator Register
3883
AT91C_DBGU_IDR            EQU (0xFFFFF20C) ;- (DBGU) Interrupt Disable Register
3884
AT91C_DBGU_CSR            EQU (0xFFFFF214) ;- (DBGU) Channel Status Register
3885
AT91C_DBGU_CIDR           EQU (0xFFFFF240) ;- (DBGU) Chip ID Register
3886
AT91C_DBGU_MR             EQU (0xFFFFF204) ;- (DBGU) Mode Register
3887
AT91C_DBGU_IMR            EQU (0xFFFFF210) ;- (DBGU) Interrupt Mask Register
3888
AT91C_DBGU_CR             EQU (0xFFFFF200) ;- (DBGU) Control Register
3889
AT91C_DBGU_FNTR           EQU (0xFFFFF248) ;- (DBGU) Force NTRST Register
3890
AT91C_DBGU_THR            EQU (0xFFFFF21C) ;- (DBGU) Transmitter Holding Register
3891
AT91C_DBGU_RHR            EQU (0xFFFFF218) ;- (DBGU) Receiver Holding Register
3892
AT91C_DBGU_IER            EQU (0xFFFFF208) ;- (DBGU) Interrupt Enable Register
3893
// - ========== Register definition for PIOA peripheral ========== 
3894
AT91C_PIOA_ODR            EQU (0xFFFFF414) ;- (PIOA) Output Disable Registerr
3895
AT91C_PIOA_SODR           EQU (0xFFFFF430) ;- (PIOA) Set Output Data Register
3896
AT91C_PIOA_ISR            EQU (0xFFFFF44C) ;- (PIOA) Interrupt Status Register
3897
AT91C_PIOA_ABSR           EQU (0xFFFFF478) ;- (PIOA) AB Select Status Register
3898
AT91C_PIOA_IER            EQU (0xFFFFF440) ;- (PIOA) Interrupt Enable Register
3899
AT91C_PIOA_PPUDR          EQU (0xFFFFF460) ;- (PIOA) Pull-up Disable Register
3900
AT91C_PIOA_IMR            EQU (0xFFFFF448) ;- (PIOA) Interrupt Mask Register
3901
AT91C_PIOA_PER            EQU (0xFFFFF400) ;- (PIOA) PIO Enable Register
3902
AT91C_PIOA_IFDR           EQU (0xFFFFF424) ;- (PIOA) Input Filter Disable Register
3903
AT91C_PIOA_OWDR           EQU (0xFFFFF4A4) ;- (PIOA) Output Write Disable Register
3904
AT91C_PIOA_MDSR           EQU (0xFFFFF458) ;- (PIOA) Multi-driver Status Register
3905
AT91C_PIOA_IDR            EQU (0xFFFFF444) ;- (PIOA) Interrupt Disable Register
3906
AT91C_PIOA_ODSR           EQU (0xFFFFF438) ;- (PIOA) Output Data Status Register
3907
AT91C_PIOA_PPUSR          EQU (0xFFFFF468) ;- (PIOA) Pull-up Status Register
3908
AT91C_PIOA_OWSR           EQU (0xFFFFF4A8) ;- (PIOA) Output Write Status Register
3909
AT91C_PIOA_BSR            EQU (0xFFFFF474) ;- (PIOA) Select B Register
3910
AT91C_PIOA_OWER           EQU (0xFFFFF4A0) ;- (PIOA) Output Write Enable Register
3911
AT91C_PIOA_IFER           EQU (0xFFFFF420) ;- (PIOA) Input Filter Enable Register
3912
AT91C_PIOA_PDSR           EQU (0xFFFFF43C) ;- (PIOA) Pin Data Status Register
3913
AT91C_PIOA_PPUER          EQU (0xFFFFF464) ;- (PIOA) Pull-up Enable Register
3914
AT91C_PIOA_OSR            EQU (0xFFFFF418) ;- (PIOA) Output Status Register
3915
AT91C_PIOA_ASR            EQU (0xFFFFF470) ;- (PIOA) Select A Register
3916
AT91C_PIOA_MDDR           EQU (0xFFFFF454) ;- (PIOA) Multi-driver Disable Register
3917
AT91C_PIOA_CODR           EQU (0xFFFFF434) ;- (PIOA) Clear Output Data Register
3918
AT91C_PIOA_MDER           EQU (0xFFFFF450) ;- (PIOA) Multi-driver Enable Register
3919
AT91C_PIOA_PDR            EQU (0xFFFFF404) ;- (PIOA) PIO Disable Register
3920
AT91C_PIOA_IFSR           EQU (0xFFFFF428) ;- (PIOA) Input Filter Status Register
3921
AT91C_PIOA_OER            EQU (0xFFFFF410) ;- (PIOA) Output Enable Register
3922
AT91C_PIOA_PSR            EQU (0xFFFFF408) ;- (PIOA) PIO Status Register
3923
// - ========== Register definition for PIOB peripheral ========== 
3924
AT91C_PIOB_OWDR           EQU (0xFFFFF6A4) ;- (PIOB) Output Write Disable Register
3925
AT91C_PIOB_MDER           EQU (0xFFFFF650) ;- (PIOB) Multi-driver Enable Register
3926
AT91C_PIOB_PPUSR          EQU (0xFFFFF668) ;- (PIOB) Pull-up Status Register
3927
AT91C_PIOB_IMR            EQU (0xFFFFF648) ;- (PIOB) Interrupt Mask Register
3928
AT91C_PIOB_ASR            EQU (0xFFFFF670) ;- (PIOB) Select A Register
3929
AT91C_PIOB_PPUDR          EQU (0xFFFFF660) ;- (PIOB) Pull-up Disable Register
3930
AT91C_PIOB_PSR            EQU (0xFFFFF608) ;- (PIOB) PIO Status Register
3931
AT91C_PIOB_IER            EQU (0xFFFFF640) ;- (PIOB) Interrupt Enable Register
3932
AT91C_PIOB_CODR           EQU (0xFFFFF634) ;- (PIOB) Clear Output Data Register
3933
AT91C_PIOB_OWER           EQU (0xFFFFF6A0) ;- (PIOB) Output Write Enable Register
3934
AT91C_PIOB_ABSR           EQU (0xFFFFF678) ;- (PIOB) AB Select Status Register
3935
AT91C_PIOB_IFDR           EQU (0xFFFFF624) ;- (PIOB) Input Filter Disable Register
3936
AT91C_PIOB_PDSR           EQU (0xFFFFF63C) ;- (PIOB) Pin Data Status Register
3937
AT91C_PIOB_IDR            EQU (0xFFFFF644) ;- (PIOB) Interrupt Disable Register
3938
AT91C_PIOB_OWSR           EQU (0xFFFFF6A8) ;- (PIOB) Output Write Status Register
3939
AT91C_PIOB_PDR            EQU (0xFFFFF604) ;- (PIOB) PIO Disable Register
3940
AT91C_PIOB_ODR            EQU (0xFFFFF614) ;- (PIOB) Output Disable Registerr
3941
AT91C_PIOB_IFSR           EQU (0xFFFFF628) ;- (PIOB) Input Filter Status Register
3942
AT91C_PIOB_PPUER          EQU (0xFFFFF664) ;- (PIOB) Pull-up Enable Register
3943
AT91C_PIOB_SODR           EQU (0xFFFFF630) ;- (PIOB) Set Output Data Register
3944
AT91C_PIOB_ISR            EQU (0xFFFFF64C) ;- (PIOB) Interrupt Status Register
3945
AT91C_PIOB_ODSR           EQU (0xFFFFF638) ;- (PIOB) Output Data Status Register
3946
AT91C_PIOB_OSR            EQU (0xFFFFF618) ;- (PIOB) Output Status Register
3947
AT91C_PIOB_MDSR           EQU (0xFFFFF658) ;- (PIOB) Multi-driver Status Register
3948
AT91C_PIOB_IFER           EQU (0xFFFFF620) ;- (PIOB) Input Filter Enable Register
3949
AT91C_PIOB_BSR            EQU (0xFFFFF674) ;- (PIOB) Select B Register
3950
AT91C_PIOB_MDDR           EQU (0xFFFFF654) ;- (PIOB) Multi-driver Disable Register
3951
AT91C_PIOB_OER            EQU (0xFFFFF610) ;- (PIOB) Output Enable Register
3952
AT91C_PIOB_PER            EQU (0xFFFFF600) ;- (PIOB) PIO Enable Register
3953
// - ========== Register definition for CKGR peripheral ========== 
3954
AT91C_CKGR_MOR            EQU (0xFFFFFC20) ;- (CKGR) Main Oscillator Register
3955
AT91C_CKGR_PLLR           EQU (0xFFFFFC2C) ;- (CKGR) PLL Register
3956
AT91C_CKGR_MCFR           EQU (0xFFFFFC24) ;- (CKGR) Main Clock  Frequency Register
3957
// - ========== Register definition for PMC peripheral ========== 
3958
AT91C_PMC_IDR             EQU (0xFFFFFC64) ;- (PMC) Interrupt Disable Register
3959
AT91C_PMC_MOR             EQU (0xFFFFFC20) ;- (PMC) Main Oscillator Register
3960
AT91C_PMC_PLLR            EQU (0xFFFFFC2C) ;- (PMC) PLL Register
3961
AT91C_PMC_PCER            EQU (0xFFFFFC10) ;- (PMC) Peripheral Clock Enable Register
3962
AT91C_PMC_PCKR            EQU (0xFFFFFC40) ;- (PMC) Programmable Clock Register
3963
AT91C_PMC_MCKR            EQU (0xFFFFFC30) ;- (PMC) Master Clock Register
3964
AT91C_PMC_SCDR            EQU (0xFFFFFC04) ;- (PMC) System Clock Disable Register
3965
AT91C_PMC_PCDR            EQU (0xFFFFFC14) ;- (PMC) Peripheral Clock Disable Register
3966
AT91C_PMC_SCSR            EQU (0xFFFFFC08) ;- (PMC) System Clock Status Register
3967
AT91C_PMC_PCSR            EQU (0xFFFFFC18) ;- (PMC) Peripheral Clock Status Register
3968
AT91C_PMC_MCFR            EQU (0xFFFFFC24) ;- (PMC) Main Clock  Frequency Register
3969
AT91C_PMC_SCER            EQU (0xFFFFFC00) ;- (PMC) System Clock Enable Register
3970
AT91C_PMC_IMR             EQU (0xFFFFFC6C) ;- (PMC) Interrupt Mask Register
3971
AT91C_PMC_IER             EQU (0xFFFFFC60) ;- (PMC) Interrupt Enable Register
3972
AT91C_PMC_SR              EQU (0xFFFFFC68) ;- (PMC) Status Register
3973
// - ========== Register definition for RSTC peripheral ========== 
3974
AT91C_RSTC_RCR            EQU (0xFFFFFD00) ;- (RSTC) Reset Control Register
3975
AT91C_RSTC_RMR            EQU (0xFFFFFD08) ;- (RSTC) Reset Mode Register
3976
AT91C_RSTC_RSR            EQU (0xFFFFFD04) ;- (RSTC) Reset Status Register
3977
// - ========== Register definition for RTTC peripheral ========== 
3978
AT91C_RTTC_RTSR           EQU (0xFFFFFD2C) ;- (RTTC) Real-time Status Register
3979
AT91C_RTTC_RTMR           EQU (0xFFFFFD20) ;- (RTTC) Real-time Mode Register
3980
AT91C_RTTC_RTVR           EQU (0xFFFFFD28) ;- (RTTC) Real-time Value Register
3981
AT91C_RTTC_RTAR           EQU (0xFFFFFD24) ;- (RTTC) Real-time Alarm Register
3982
// - ========== Register definition for PITC peripheral ========== 
3983
AT91C_PITC_PIVR           EQU (0xFFFFFD38) ;- (PITC) Period Interval Value Register
3984
AT91C_PITC_PISR           EQU (0xFFFFFD34) ;- (PITC) Period Interval Status Register
3985
AT91C_PITC_PIIR           EQU (0xFFFFFD3C) ;- (PITC) Period Interval Image Register
3986
AT91C_PITC_PIMR           EQU (0xFFFFFD30) ;- (PITC) Period Interval Mode Register
3987
// - ========== Register definition for WDTC peripheral ========== 
3988
AT91C_WDTC_WDCR           EQU (0xFFFFFD40) ;- (WDTC) Watchdog Control Register
3989
AT91C_WDTC_WDSR           EQU (0xFFFFFD48) ;- (WDTC) Watchdog Status Register
3990
AT91C_WDTC_WDMR           EQU (0xFFFFFD44) ;- (WDTC) Watchdog Mode Register
3991
// - ========== Register definition for VREG peripheral ========== 
3992
AT91C_VREG_MR             EQU (0xFFFFFD60) ;- (VREG) Voltage Regulator Mode Register
3993
// - ========== Register definition for MC peripheral ========== 
3994
AT91C_MC_ASR              EQU (0xFFFFFF04) ;- (MC) MC Abort Status Register
3995
AT91C_MC_RCR              EQU (0xFFFFFF00) ;- (MC) MC Remap Control Register
3996
AT91C_MC_FCR              EQU (0xFFFFFF64) ;- (MC) MC Flash Command Register
3997
AT91C_MC_AASR             EQU (0xFFFFFF08) ;- (MC) MC Abort Address Status Register
3998
AT91C_MC_FSR              EQU (0xFFFFFF68) ;- (MC) MC Flash Status Register
3999
AT91C_MC_FMR              EQU (0xFFFFFF60) ;- (MC) MC Flash Mode Register
4000
// - ========== Register definition for PDC_SPI1 peripheral ========== 
4001
AT91C_SPI1_PTCR           EQU (0xFFFE4120) ;- (PDC_SPI1) PDC Transfer Control Register
4002
AT91C_SPI1_RPR            EQU (0xFFFE4100) ;- (PDC_SPI1) Receive Pointer Register
4003
AT91C_SPI1_TNCR           EQU (0xFFFE411C) ;- (PDC_SPI1) Transmit Next Counter Register
4004
AT91C_SPI1_TPR            EQU (0xFFFE4108) ;- (PDC_SPI1) Transmit Pointer Register
4005
AT91C_SPI1_TNPR           EQU (0xFFFE4118) ;- (PDC_SPI1) Transmit Next Pointer Register
4006
AT91C_SPI1_TCR            EQU (0xFFFE410C) ;- (PDC_SPI1) Transmit Counter Register
4007
AT91C_SPI1_RCR            EQU (0xFFFE4104) ;- (PDC_SPI1) Receive Counter Register
4008
AT91C_SPI1_RNPR           EQU (0xFFFE4110) ;- (PDC_SPI1) Receive Next Pointer Register
4009
AT91C_SPI1_RNCR           EQU (0xFFFE4114) ;- (PDC_SPI1) Receive Next Counter Register
4010
AT91C_SPI1_PTSR           EQU (0xFFFE4124) ;- (PDC_SPI1) PDC Transfer Status Register
4011
// - ========== Register definition for SPI1 peripheral ========== 
4012
AT91C_SPI1_IMR            EQU (0xFFFE401C) ;- (SPI1) Interrupt Mask Register
4013
AT91C_SPI1_IER            EQU (0xFFFE4014) ;- (SPI1) Interrupt Enable Register
4014
AT91C_SPI1_MR             EQU (0xFFFE4004) ;- (SPI1) Mode Register
4015
AT91C_SPI1_RDR            EQU (0xFFFE4008) ;- (SPI1) Receive Data Register
4016
AT91C_SPI1_IDR            EQU (0xFFFE4018) ;- (SPI1) Interrupt Disable Register
4017
AT91C_SPI1_SR             EQU (0xFFFE4010) ;- (SPI1) Status Register
4018
AT91C_SPI1_TDR            EQU (0xFFFE400C) ;- (SPI1) Transmit Data Register
4019
AT91C_SPI1_CR             EQU (0xFFFE4000) ;- (SPI1) Control Register
4020
AT91C_SPI1_CSR            EQU (0xFFFE4030) ;- (SPI1) Chip Select Register
4021
// - ========== Register definition for PDC_SPI0 peripheral ========== 
4022
AT91C_SPI0_PTCR           EQU (0xFFFE0120) ;- (PDC_SPI0) PDC Transfer Control Register
4023
AT91C_SPI0_TPR            EQU (0xFFFE0108) ;- (PDC_SPI0) Transmit Pointer Register
4024
AT91C_SPI0_TCR            EQU (0xFFFE010C) ;- (PDC_SPI0) Transmit Counter Register
4025
AT91C_SPI0_RCR            EQU (0xFFFE0104) ;- (PDC_SPI0) Receive Counter Register
4026
AT91C_SPI0_PTSR           EQU (0xFFFE0124) ;- (PDC_SPI0) PDC Transfer Status Register
4027
AT91C_SPI0_RNPR           EQU (0xFFFE0110) ;- (PDC_SPI0) Receive Next Pointer Register
4028
AT91C_SPI0_RPR            EQU (0xFFFE0100) ;- (PDC_SPI0) Receive Pointer Register
4029
AT91C_SPI0_TNCR           EQU (0xFFFE011C) ;- (PDC_SPI0) Transmit Next Counter Register
4030
AT91C_SPI0_RNCR           EQU (0xFFFE0114) ;- (PDC_SPI0) Receive Next Counter Register
4031
AT91C_SPI0_TNPR           EQU (0xFFFE0118) ;- (PDC_SPI0) Transmit Next Pointer Register
4032
// - ========== Register definition for SPI0 peripheral ========== 
4033
AT91C_SPI0_IER            EQU (0xFFFE0014) ;- (SPI0) Interrupt Enable Register
4034
AT91C_SPI0_SR             EQU (0xFFFE0010) ;- (SPI0) Status Register
4035
AT91C_SPI0_IDR            EQU (0xFFFE0018) ;- (SPI0) Interrupt Disable Register
4036
AT91C_SPI0_CR             EQU (0xFFFE0000) ;- (SPI0) Control Register
4037
AT91C_SPI0_MR             EQU (0xFFFE0004) ;- (SPI0) Mode Register
4038
AT91C_SPI0_IMR            EQU (0xFFFE001C) ;- (SPI0) Interrupt Mask Register
4039
AT91C_SPI0_TDR            EQU (0xFFFE000C) ;- (SPI0) Transmit Data Register
4040
AT91C_SPI0_RDR            EQU (0xFFFE0008) ;- (SPI0) Receive Data Register
4041
AT91C_SPI0_CSR            EQU (0xFFFE0030) ;- (SPI0) Chip Select Register
4042
// - ========== Register definition for PDC_US1 peripheral ========== 
4043
AT91C_US1_RNCR            EQU (0xFFFC4114) ;- (PDC_US1) Receive Next Counter Register
4044
AT91C_US1_PTCR            EQU (0xFFFC4120) ;- (PDC_US1) PDC Transfer Control Register
4045
AT91C_US1_TCR             EQU (0xFFFC410C) ;- (PDC_US1) Transmit Counter Register
4046
AT91C_US1_PTSR            EQU (0xFFFC4124) ;- (PDC_US1) PDC Transfer Status Register
4047
AT91C_US1_TNPR            EQU (0xFFFC4118) ;- (PDC_US1) Transmit Next Pointer Register
4048
AT91C_US1_RCR             EQU (0xFFFC4104) ;- (PDC_US1) Receive Counter Register
4049
AT91C_US1_RNPR            EQU (0xFFFC4110) ;- (PDC_US1) Receive Next Pointer Register
4050
AT91C_US1_RPR             EQU (0xFFFC4100) ;- (PDC_US1) Receive Pointer Register
4051
AT91C_US1_TNCR            EQU (0xFFFC411C) ;- (PDC_US1) Transmit Next Counter Register
4052
AT91C_US1_TPR             EQU (0xFFFC4108) ;- (PDC_US1) Transmit Pointer Register
4053
// - ========== Register definition for US1 peripheral ========== 
4054
AT91C_US1_IF              EQU (0xFFFC404C) ;- (US1) IRDA_FILTER Register
4055
AT91C_US1_NER             EQU (0xFFFC4044) ;- (US1) Nb Errors Register
4056
AT91C_US1_RTOR            EQU (0xFFFC4024) ;- (US1) Receiver Time-out Register
4057
AT91C_US1_CSR             EQU (0xFFFC4014) ;- (US1) Channel Status Register
4058
AT91C_US1_IDR             EQU (0xFFFC400C) ;- (US1) Interrupt Disable Register
4059
AT91C_US1_IER             EQU (0xFFFC4008) ;- (US1) Interrupt Enable Register
4060
AT91C_US1_THR             EQU (0xFFFC401C) ;- (US1) Transmitter Holding Register
4061
AT91C_US1_TTGR            EQU (0xFFFC4028) ;- (US1) Transmitter Time-guard Register
4062
AT91C_US1_RHR             EQU (0xFFFC4018) ;- (US1) Receiver Holding Register
4063
AT91C_US1_BRGR            EQU (0xFFFC4020) ;- (US1) Baud Rate Generator Register
4064
AT91C_US1_IMR             EQU (0xFFFC4010) ;- (US1) Interrupt Mask Register
4065
AT91C_US1_FIDI            EQU (0xFFFC4040) ;- (US1) FI_DI_Ratio Register
4066
AT91C_US1_CR              EQU (0xFFFC4000) ;- (US1) Control Register
4067
AT91C_US1_MR              EQU (0xFFFC4004) ;- (US1) Mode Register
4068
// - ========== Register definition for PDC_US0 peripheral ========== 
4069
AT91C_US0_TNPR            EQU (0xFFFC0118) ;- (PDC_US0) Transmit Next Pointer Register
4070
AT91C_US0_RNPR            EQU (0xFFFC0110) ;- (PDC_US0) Receive Next Pointer Register
4071
AT91C_US0_TCR             EQU (0xFFFC010C) ;- (PDC_US0) Transmit Counter Register
4072
AT91C_US0_PTCR            EQU (0xFFFC0120) ;- (PDC_US0) PDC Transfer Control Register
4073
AT91C_US0_PTSR            EQU (0xFFFC0124) ;- (PDC_US0) PDC Transfer Status Register
4074
AT91C_US0_TNCR            EQU (0xFFFC011C) ;- (PDC_US0) Transmit Next Counter Register
4075
AT91C_US0_TPR             EQU (0xFFFC0108) ;- (PDC_US0) Transmit Pointer Register
4076
AT91C_US0_RCR             EQU (0xFFFC0104) ;- (PDC_US0) Receive Counter Register
4077
AT91C_US0_RPR             EQU (0xFFFC0100) ;- (PDC_US0) Receive Pointer Register
4078
AT91C_US0_RNCR            EQU (0xFFFC0114) ;- (PDC_US0) Receive Next Counter Register
4079
// - ========== Register definition for US0 peripheral ========== 
4080
AT91C_US0_BRGR            EQU (0xFFFC0020) ;- (US0) Baud Rate Generator Register
4081
AT91C_US0_NER             EQU (0xFFFC0044) ;- (US0) Nb Errors Register
4082
AT91C_US0_CR              EQU (0xFFFC0000) ;- (US0) Control Register
4083
AT91C_US0_IMR             EQU (0xFFFC0010) ;- (US0) Interrupt Mask Register
4084
AT91C_US0_FIDI            EQU (0xFFFC0040) ;- (US0) FI_DI_Ratio Register
4085
AT91C_US0_TTGR            EQU (0xFFFC0028) ;- (US0) Transmitter Time-guard Register
4086
AT91C_US0_MR              EQU (0xFFFC0004) ;- (US0) Mode Register
4087
AT91C_US0_RTOR            EQU (0xFFFC0024) ;- (US0) Receiver Time-out Register
4088
AT91C_US0_CSR             EQU (0xFFFC0014) ;- (US0) Channel Status Register
4089
AT91C_US0_RHR             EQU (0xFFFC0018) ;- (US0) Receiver Holding Register
4090
AT91C_US0_IDR             EQU (0xFFFC000C) ;- (US0) Interrupt Disable Register
4091
AT91C_US0_THR             EQU (0xFFFC001C) ;- (US0) Transmitter Holding Register
4092
AT91C_US0_IF              EQU (0xFFFC004C) ;- (US0) IRDA_FILTER Register
4093
AT91C_US0_IER             EQU (0xFFFC0008) ;- (US0) Interrupt Enable Register
4094
// - ========== Register definition for PDC_SSC peripheral ========== 
4095
AT91C_SSC_TNCR            EQU (0xFFFD411C) ;- (PDC_SSC) Transmit Next Counter Register
4096
AT91C_SSC_RPR             EQU (0xFFFD4100) ;- (PDC_SSC) Receive Pointer Register
4097
AT91C_SSC_RNCR            EQU (0xFFFD4114) ;- (PDC_SSC) Receive Next Counter Register
4098
AT91C_SSC_TPR             EQU (0xFFFD4108) ;- (PDC_SSC) Transmit Pointer Register
4099
AT91C_SSC_PTCR            EQU (0xFFFD4120) ;- (PDC_SSC) PDC Transfer Control Register
4100
AT91C_SSC_TCR             EQU (0xFFFD410C) ;- (PDC_SSC) Transmit Counter Register
4101
AT91C_SSC_RCR             EQU (0xFFFD4104) ;- (PDC_SSC) Receive Counter Register
4102
AT91C_SSC_RNPR            EQU (0xFFFD4110) ;- (PDC_SSC) Receive Next Pointer Register
4103
AT91C_SSC_TNPR            EQU (0xFFFD4118) ;- (PDC_SSC) Transmit Next Pointer Register
4104
AT91C_SSC_PTSR            EQU (0xFFFD4124) ;- (PDC_SSC) PDC Transfer Status Register
4105
// - ========== Register definition for SSC peripheral ========== 
4106
AT91C_SSC_RHR             EQU (0xFFFD4020) ;- (SSC) Receive Holding Register
4107
AT91C_SSC_RSHR            EQU (0xFFFD4030) ;- (SSC) Receive Sync Holding Register
4108
AT91C_SSC_TFMR            EQU (0xFFFD401C) ;- (SSC) Transmit Frame Mode Register
4109
AT91C_SSC_IDR             EQU (0xFFFD4048) ;- (SSC) Interrupt Disable Register
4110
AT91C_SSC_THR             EQU (0xFFFD4024) ;- (SSC) Transmit Holding Register
4111
AT91C_SSC_RCMR            EQU (0xFFFD4010) ;- (SSC) Receive Clock ModeRegister
4112
AT91C_SSC_IER             EQU (0xFFFD4044) ;- (SSC) Interrupt Enable Register
4113
AT91C_SSC_TSHR            EQU (0xFFFD4034) ;- (SSC) Transmit Sync Holding Register
4114
AT91C_SSC_SR              EQU (0xFFFD4040) ;- (SSC) Status Register
4115
AT91C_SSC_CMR             EQU (0xFFFD4004) ;- (SSC) Clock Mode Register
4116
AT91C_SSC_TCMR            EQU (0xFFFD4018) ;- (SSC) Transmit Clock Mode Register
4117
AT91C_SSC_CR              EQU (0xFFFD4000) ;- (SSC) Control Register
4118
AT91C_SSC_IMR             EQU (0xFFFD404C) ;- (SSC) Interrupt Mask Register
4119
AT91C_SSC_RFMR            EQU (0xFFFD4014) ;- (SSC) Receive Frame Mode Register
4120
// - ========== Register definition for TWI peripheral ========== 
4121
AT91C_TWI_IER             EQU (0xFFFB8024) ;- (TWI) Interrupt Enable Register
4122
AT91C_TWI_CR              EQU (0xFFFB8000) ;- (TWI) Control Register
4123
AT91C_TWI_SR              EQU (0xFFFB8020) ;- (TWI) Status Register
4124
AT91C_TWI_IMR             EQU (0xFFFB802C) ;- (TWI) Interrupt Mask Register
4125
AT91C_TWI_THR             EQU (0xFFFB8034) ;- (TWI) Transmit Holding Register
4126
AT91C_TWI_IDR             EQU (0xFFFB8028) ;- (TWI) Interrupt Disable Register
4127
AT91C_TWI_IADR            EQU (0xFFFB800C) ;- (TWI) Internal Address Register
4128
AT91C_TWI_MMR             EQU (0xFFFB8004) ;- (TWI) Master Mode Register
4129
AT91C_TWI_CWGR            EQU (0xFFFB8010) ;- (TWI) Clock Waveform Generator Register
4130
AT91C_TWI_RHR             EQU (0xFFFB8030) ;- (TWI) Receive Holding Register
4131
// - ========== Register definition for PWMC_CH3 peripheral ========== 
4132
AT91C_PWMC_CH3_CUPDR      EQU (0xFFFCC270) ;- (PWMC_CH3) Channel Update Register
4133
AT91C_PWMC_CH3_Reserved   EQU (0xFFFCC274) ;- (PWMC_CH3) Reserved
4134
AT91C_PWMC_CH3_CPRDR      EQU (0xFFFCC268) ;- (PWMC_CH3) Channel Period Register
4135
AT91C_PWMC_CH3_CDTYR      EQU (0xFFFCC264) ;- (PWMC_CH3) Channel Duty Cycle Register
4136
AT91C_PWMC_CH3_CCNTR      EQU (0xFFFCC26C) ;- (PWMC_CH3) Channel Counter Register
4137
AT91C_PWMC_CH3_CMR        EQU (0xFFFCC260) ;- (PWMC_CH3) Channel Mode Register
4138
// - ========== Register definition for PWMC_CH2 peripheral ========== 
4139
AT91C_PWMC_CH2_Reserved   EQU (0xFFFCC254) ;- (PWMC_CH2) Reserved
4140
AT91C_PWMC_CH2_CMR        EQU (0xFFFCC240) ;- (PWMC_CH2) Channel Mode Register
4141
AT91C_PWMC_CH2_CCNTR      EQU (0xFFFCC24C) ;- (PWMC_CH2) Channel Counter Register
4142
AT91C_PWMC_CH2_CPRDR      EQU (0xFFFCC248) ;- (PWMC_CH2) Channel Period Register
4143
AT91C_PWMC_CH2_CUPDR      EQU (0xFFFCC250) ;- (PWMC_CH2) Channel Update Register
4144
AT91C_PWMC_CH2_CDTYR      EQU (0xFFFCC244) ;- (PWMC_CH2) Channel Duty Cycle Register
4145
// - ========== Register definition for PWMC_CH1 peripheral ========== 
4146
AT91C_PWMC_CH1_Reserved   EQU (0xFFFCC234) ;- (PWMC_CH1) Reserved
4147
AT91C_PWMC_CH1_CUPDR      EQU (0xFFFCC230) ;- (PWMC_CH1) Channel Update Register
4148
AT91C_PWMC_CH1_CPRDR      EQU (0xFFFCC228) ;- (PWMC_CH1) Channel Period Register
4149
AT91C_PWMC_CH1_CCNTR      EQU (0xFFFCC22C) ;- (PWMC_CH1) Channel Counter Register
4150
AT91C_PWMC_CH1_CDTYR      EQU (0xFFFCC224) ;- (PWMC_CH1) Channel Duty Cycle Register
4151
AT91C_PWMC_CH1_CMR        EQU (0xFFFCC220) ;- (PWMC_CH1) Channel Mode Register
4152
// - ========== Register definition for PWMC_CH0 peripheral ========== 
4153
AT91C_PWMC_CH0_Reserved   EQU (0xFFFCC214) ;- (PWMC_CH0) Reserved
4154
AT91C_PWMC_CH0_CPRDR      EQU (0xFFFCC208) ;- (PWMC_CH0) Channel Period Register
4155
AT91C_PWMC_CH0_CDTYR      EQU (0xFFFCC204) ;- (PWMC_CH0) Channel Duty Cycle Register
4156
AT91C_PWMC_CH0_CMR        EQU (0xFFFCC200) ;- (PWMC_CH0) Channel Mode Register
4157
AT91C_PWMC_CH0_CUPDR      EQU (0xFFFCC210) ;- (PWMC_CH0) Channel Update Register
4158
AT91C_PWMC_CH0_CCNTR      EQU (0xFFFCC20C) ;- (PWMC_CH0) Channel Counter Register
4159
// - ========== Register definition for PWMC peripheral ========== 
4160
AT91C_PWMC_IDR            EQU (0xFFFCC014) ;- (PWMC) PWMC Interrupt Disable Register
4161
AT91C_PWMC_DIS            EQU (0xFFFCC008) ;- (PWMC) PWMC Disable Register
4162
AT91C_PWMC_IER            EQU (0xFFFCC010) ;- (PWMC) PWMC Interrupt Enable Register
4163
AT91C_PWMC_VR             EQU (0xFFFCC0FC) ;- (PWMC) PWMC Version Register
4164
AT91C_PWMC_ISR            EQU (0xFFFCC01C) ;- (PWMC) PWMC Interrupt Status Register
4165
AT91C_PWMC_SR             EQU (0xFFFCC00C) ;- (PWMC) PWMC Status Register
4166
AT91C_PWMC_IMR            EQU (0xFFFCC018) ;- (PWMC) PWMC Interrupt Mask Register
4167
AT91C_PWMC_MR             EQU (0xFFFCC000) ;- (PWMC) PWMC Mode Register
4168
AT91C_PWMC_ENA            EQU (0xFFFCC004) ;- (PWMC) PWMC Enable Register
4169
// - ========== Register definition for UDP peripheral ========== 
4170
AT91C_UDP_IMR             EQU (0xFFFB0018) ;- (UDP) Interrupt Mask Register
4171
AT91C_UDP_FADDR           EQU (0xFFFB0008) ;- (UDP) Function Address Register
4172
AT91C_UDP_NUM             EQU (0xFFFB0000) ;- (UDP) Frame Number Register
4173
AT91C_UDP_FDR             EQU (0xFFFB0050) ;- (UDP) Endpoint FIFO Data Register
4174
AT91C_UDP_ISR             EQU (0xFFFB001C) ;- (UDP) Interrupt Status Register
4175
AT91C_UDP_CSR             EQU (0xFFFB0030) ;- (UDP) Endpoint Control and Status Register
4176
AT91C_UDP_IDR             EQU (0xFFFB0014) ;- (UDP) Interrupt Disable Register
4177
AT91C_UDP_ICR             EQU (0xFFFB0020) ;- (UDP) Interrupt Clear Register
4178
AT91C_UDP_RSTEP           EQU (0xFFFB0028) ;- (UDP) Reset Endpoint Register
4179
AT91C_UDP_TXVC            EQU (0xFFFB0074) ;- (UDP) Transceiver Control Register
4180
AT91C_UDP_GLBSTATE        EQU (0xFFFB0004) ;- (UDP) Global State Register
4181
AT91C_UDP_IER             EQU (0xFFFB0010) ;- (UDP) Interrupt Enable Register
4182
// - ========== Register definition for TC0 peripheral ========== 
4183
AT91C_TC0_SR              EQU (0xFFFA0020) ;- (TC0) Status Register
4184
AT91C_TC0_RC              EQU (0xFFFA001C) ;- (TC0) Register C
4185
AT91C_TC0_RB              EQU (0xFFFA0018) ;- (TC0) Register B
4186
AT91C_TC0_CCR             EQU (0xFFFA0000) ;- (TC0) Channel Control Register
4187
AT91C_TC0_CMR             EQU (0xFFFA0004) ;- (TC0) Channel Mode Register (Capture Mode / Waveform Mode)
4188
AT91C_TC0_IER             EQU (0xFFFA0024) ;- (TC0) Interrupt Enable Register
4189
AT91C_TC0_RA              EQU (0xFFFA0014) ;- (TC0) Register A
4190
AT91C_TC0_IDR             EQU (0xFFFA0028) ;- (TC0) Interrupt Disable Register
4191
AT91C_TC0_CV              EQU (0xFFFA0010) ;- (TC0) Counter Value
4192
AT91C_TC0_IMR             EQU (0xFFFA002C) ;- (TC0) Interrupt Mask Register
4193
// - ========== Register definition for TC1 peripheral ========== 
4194
AT91C_TC1_RB              EQU (0xFFFA0058) ;- (TC1) Register B
4195
AT91C_TC1_CCR             EQU (0xFFFA0040) ;- (TC1) Channel Control Register
4196
AT91C_TC1_IER             EQU (0xFFFA0064) ;- (TC1) Interrupt Enable Register
4197
AT91C_TC1_IDR             EQU (0xFFFA0068) ;- (TC1) Interrupt Disable Register
4198
AT91C_TC1_SR              EQU (0xFFFA0060) ;- (TC1) Status Register
4199
AT91C_TC1_CMR             EQU (0xFFFA0044) ;- (TC1) Channel Mode Register (Capture Mode / Waveform Mode)
4200
AT91C_TC1_RA              EQU (0xFFFA0054) ;- (TC1) Register A
4201
AT91C_TC1_RC              EQU (0xFFFA005C) ;- (TC1) Register C
4202
AT91C_TC1_IMR             EQU (0xFFFA006C) ;- (TC1) Interrupt Mask Register
4203
AT91C_TC1_CV              EQU (0xFFFA0050) ;- (TC1) Counter Value
4204
// - ========== Register definition for TC2 peripheral ========== 
4205
AT91C_TC2_CMR             EQU (0xFFFA0084) ;- (TC2) Channel Mode Register (Capture Mode / Waveform Mode)
4206
AT91C_TC2_CCR             EQU (0xFFFA0080) ;- (TC2) Channel Control Register
4207
AT91C_TC2_CV              EQU (0xFFFA0090) ;- (TC2) Counter Value
4208
AT91C_TC2_RA              EQU (0xFFFA0094) ;- (TC2) Register A
4209
AT91C_TC2_RB              EQU (0xFFFA0098) ;- (TC2) Register B
4210
AT91C_TC2_IDR             EQU (0xFFFA00A8) ;- (TC2) Interrupt Disable Register
4211
AT91C_TC2_IMR             EQU (0xFFFA00AC) ;- (TC2) Interrupt Mask Register
4212
AT91C_TC2_RC              EQU (0xFFFA009C) ;- (TC2) Register C
4213
AT91C_TC2_IER             EQU (0xFFFA00A4) ;- (TC2) Interrupt Enable Register
4214
AT91C_TC2_SR              EQU (0xFFFA00A0) ;- (TC2) Status Register
4215
// - ========== Register definition for TCB peripheral ========== 
4216
AT91C_TCB_BMR             EQU (0xFFFA00C4) ;- (TCB) TC Block Mode Register
4217
AT91C_TCB_BCR             EQU (0xFFFA00C0) ;- (TCB) TC Block Control Register
4218
// - ========== Register definition for CAN_MB0 peripheral ========== 
4219
AT91C_CAN_MB0_MDL         EQU (0xFFFD0214) ;- (CAN_MB0) MailBox Data Low Register
4220
AT91C_CAN_MB0_MAM         EQU (0xFFFD0204) ;- (CAN_MB0) MailBox Acceptance Mask Register
4221
AT91C_CAN_MB0_MCR         EQU (0xFFFD021C) ;- (CAN_MB0) MailBox Control Register
4222
AT91C_CAN_MB0_MID         EQU (0xFFFD0208) ;- (CAN_MB0) MailBox ID Register
4223
AT91C_CAN_MB0_MSR         EQU (0xFFFD0210) ;- (CAN_MB0) MailBox Status Register
4224
AT91C_CAN_MB0_MFID        EQU (0xFFFD020C) ;- (CAN_MB0) MailBox Family ID Register
4225
AT91C_CAN_MB0_MDH         EQU (0xFFFD0218) ;- (CAN_MB0) MailBox Data High Register
4226
AT91C_CAN_MB0_MMR         EQU (0xFFFD0200) ;- (CAN_MB0) MailBox Mode Register
4227
// - ========== Register definition for CAN_MB1 peripheral ========== 
4228
AT91C_CAN_MB1_MDL         EQU (0xFFFD0234) ;- (CAN_MB1) MailBox Data Low Register
4229
AT91C_CAN_MB1_MID         EQU (0xFFFD0228) ;- (CAN_MB1) MailBox ID Register
4230
AT91C_CAN_MB1_MMR         EQU (0xFFFD0220) ;- (CAN_MB1) MailBox Mode Register
4231
AT91C_CAN_MB1_MSR         EQU (0xFFFD0230) ;- (CAN_MB1) MailBox Status Register
4232
AT91C_CAN_MB1_MAM         EQU (0xFFFD0224) ;- (CAN_MB1) MailBox Acceptance Mask Register
4233
AT91C_CAN_MB1_MDH         EQU (0xFFFD0238) ;- (CAN_MB1) MailBox Data High Register
4234
AT91C_CAN_MB1_MCR         EQU (0xFFFD023C) ;- (CAN_MB1) MailBox Control Register
4235
AT91C_CAN_MB1_MFID        EQU (0xFFFD022C) ;- (CAN_MB1) MailBox Family ID Register
4236
// - ========== Register definition for CAN_MB2 peripheral ========== 
4237
AT91C_CAN_MB2_MCR         EQU (0xFFFD025C) ;- (CAN_MB2) MailBox Control Register
4238
AT91C_CAN_MB2_MDH         EQU (0xFFFD0258) ;- (CAN_MB2) MailBox Data High Register
4239
AT91C_CAN_MB2_MID         EQU (0xFFFD0248) ;- (CAN_MB2) MailBox ID Register
4240
AT91C_CAN_MB2_MDL         EQU (0xFFFD0254) ;- (CAN_MB2) MailBox Data Low Register
4241
AT91C_CAN_MB2_MMR         EQU (0xFFFD0240) ;- (CAN_MB2) MailBox Mode Register
4242
AT91C_CAN_MB2_MAM         EQU (0xFFFD0244) ;- (CAN_MB2) MailBox Acceptance Mask Register
4243
AT91C_CAN_MB2_MFID        EQU (0xFFFD024C) ;- (CAN_MB2) MailBox Family ID Register
4244
AT91C_CAN_MB2_MSR         EQU (0xFFFD0250) ;- (CAN_MB2) MailBox Status Register
4245
// - ========== Register definition for CAN_MB3 peripheral ========== 
4246
AT91C_CAN_MB3_MFID        EQU (0xFFFD026C) ;- (CAN_MB3) MailBox Family ID Register
4247
AT91C_CAN_MB3_MAM         EQU (0xFFFD0264) ;- (CAN_MB3) MailBox Acceptance Mask Register
4248
AT91C_CAN_MB3_MID         EQU (0xFFFD0268) ;- (CAN_MB3) MailBox ID Register
4249
AT91C_CAN_MB3_MCR         EQU (0xFFFD027C) ;- (CAN_MB3) MailBox Control Register
4250
AT91C_CAN_MB3_MMR         EQU (0xFFFD0260) ;- (CAN_MB3) MailBox Mode Register
4251
AT91C_CAN_MB3_MSR         EQU (0xFFFD0270) ;- (CAN_MB3) MailBox Status Register
4252
AT91C_CAN_MB3_MDL         EQU (0xFFFD0274) ;- (CAN_MB3) MailBox Data Low Register
4253
AT91C_CAN_MB3_MDH         EQU (0xFFFD0278) ;- (CAN_MB3) MailBox Data High Register
4254
// - ========== Register definition for CAN_MB4 peripheral ========== 
4255
AT91C_CAN_MB4_MID         EQU (0xFFFD0288) ;- (CAN_MB4) MailBox ID Register
4256
AT91C_CAN_MB4_MMR         EQU (0xFFFD0280) ;- (CAN_MB4) MailBox Mode Register
4257
AT91C_CAN_MB4_MDH         EQU (0xFFFD0298) ;- (CAN_MB4) MailBox Data High Register
4258
AT91C_CAN_MB4_MFID        EQU (0xFFFD028C) ;- (CAN_MB4) MailBox Family ID Register
4259
AT91C_CAN_MB4_MSR         EQU (0xFFFD0290) ;- (CAN_MB4) MailBox Status Register
4260
AT91C_CAN_MB4_MCR         EQU (0xFFFD029C) ;- (CAN_MB4) MailBox Control Register
4261
AT91C_CAN_MB4_MDL         EQU (0xFFFD0294) ;- (CAN_MB4) MailBox Data Low Register
4262
AT91C_CAN_MB4_MAM         EQU (0xFFFD0284) ;- (CAN_MB4) MailBox Acceptance Mask Register
4263
// - ========== Register definition for CAN_MB5 peripheral ========== 
4264
AT91C_CAN_MB5_MSR         EQU (0xFFFD02B0) ;- (CAN_MB5) MailBox Status Register
4265
AT91C_CAN_MB5_MCR         EQU (0xFFFD02BC) ;- (CAN_MB5) MailBox Control Register
4266
AT91C_CAN_MB5_MFID        EQU (0xFFFD02AC) ;- (CAN_MB5) MailBox Family ID Register
4267
AT91C_CAN_MB5_MDH         EQU (0xFFFD02B8) ;- (CAN_MB5) MailBox Data High Register
4268
AT91C_CAN_MB5_MID         EQU (0xFFFD02A8) ;- (CAN_MB5) MailBox ID Register
4269
AT91C_CAN_MB5_MMR         EQU (0xFFFD02A0) ;- (CAN_MB5) MailBox Mode Register
4270
AT91C_CAN_MB5_MDL         EQU (0xFFFD02B4) ;- (CAN_MB5) MailBox Data Low Register
4271
AT91C_CAN_MB5_MAM         EQU (0xFFFD02A4) ;- (CAN_MB5) MailBox Acceptance Mask Register
4272
// - ========== Register definition for CAN_MB6 peripheral ========== 
4273
AT91C_CAN_MB6_MFID        EQU (0xFFFD02CC) ;- (CAN_MB6) MailBox Family ID Register
4274
AT91C_CAN_MB6_MID         EQU (0xFFFD02C8) ;- (CAN_MB6) MailBox ID Register
4275
AT91C_CAN_MB6_MAM         EQU (0xFFFD02C4) ;- (CAN_MB6) MailBox Acceptance Mask Register
4276
AT91C_CAN_MB6_MSR         EQU (0xFFFD02D0) ;- (CAN_MB6) MailBox Status Register
4277
AT91C_CAN_MB6_MDL         EQU (0xFFFD02D4) ;- (CAN_MB6) MailBox Data Low Register
4278
AT91C_CAN_MB6_MCR         EQU (0xFFFD02DC) ;- (CAN_MB6) MailBox Control Register
4279
AT91C_CAN_MB6_MDH         EQU (0xFFFD02D8) ;- (CAN_MB6) MailBox Data High Register
4280
AT91C_CAN_MB6_MMR         EQU (0xFFFD02C0) ;- (CAN_MB6) MailBox Mode Register
4281
// - ========== Register definition for CAN_MB7 peripheral ========== 
4282
AT91C_CAN_MB7_MCR         EQU (0xFFFD02FC) ;- (CAN_MB7) MailBox Control Register
4283
AT91C_CAN_MB7_MDH         EQU (0xFFFD02F8) ;- (CAN_MB7) MailBox Data High Register
4284
AT91C_CAN_MB7_MFID        EQU (0xFFFD02EC) ;- (CAN_MB7) MailBox Family ID Register
4285
AT91C_CAN_MB7_MDL         EQU (0xFFFD02F4) ;- (CAN_MB7) MailBox Data Low Register
4286
AT91C_CAN_MB7_MID         EQU (0xFFFD02E8) ;- (CAN_MB7) MailBox ID Register
4287
AT91C_CAN_MB7_MMR         EQU (0xFFFD02E0) ;- (CAN_MB7) MailBox Mode Register
4288
AT91C_CAN_MB7_MAM         EQU (0xFFFD02E4) ;- (CAN_MB7) MailBox Acceptance Mask Register
4289
AT91C_CAN_MB7_MSR         EQU (0xFFFD02F0) ;- (CAN_MB7) MailBox Status Register
4290
// - ========== Register definition for CAN peripheral ========== 
4291
AT91C_CAN_TCR             EQU (0xFFFD0024) ;- (CAN) Transfer Command Register
4292
AT91C_CAN_IMR             EQU (0xFFFD000C) ;- (CAN) Interrupt Mask Register
4293
AT91C_CAN_IER             EQU (0xFFFD0004) ;- (CAN) Interrupt Enable Register
4294
AT91C_CAN_ECR             EQU (0xFFFD0020) ;- (CAN) Error Counter Register
4295
AT91C_CAN_TIMESTP         EQU (0xFFFD001C) ;- (CAN) Time Stamp Register
4296
AT91C_CAN_MR              EQU (0xFFFD0000) ;- (CAN) Mode Register
4297
AT91C_CAN_IDR             EQU (0xFFFD0008) ;- (CAN) Interrupt Disable Register
4298
AT91C_CAN_ACR             EQU (0xFFFD0028) ;- (CAN) Abort Command Register
4299
AT91C_CAN_TIM             EQU (0xFFFD0018) ;- (CAN) Timer Register
4300
AT91C_CAN_SR              EQU (0xFFFD0010) ;- (CAN) Status Register
4301
AT91C_CAN_BR              EQU (0xFFFD0014) ;- (CAN) Baudrate Register
4302
AT91C_CAN_VR              EQU (0xFFFD00FC) ;- (CAN) Version Register
4303
// - ========== Register definition for EMAC peripheral ========== 
4304
AT91C_EMAC_ISR            EQU (0xFFFDC024) ;- (EMAC) Interrupt Status Register
4305
AT91C_EMAC_SA4H           EQU (0xFFFDC0B4) ;- (EMAC) Specific Address 4 Top, Last 2 bytes
4306
AT91C_EMAC_SA1L           EQU (0xFFFDC098) ;- (EMAC) Specific Address 1 Bottom, First 4 bytes
4307
AT91C_EMAC_ELE            EQU (0xFFFDC078) ;- (EMAC) Excessive Length Errors Register
4308
AT91C_EMAC_LCOL           EQU (0xFFFDC05C) ;- (EMAC) Late Collision Register
4309
AT91C_EMAC_RLE            EQU (0xFFFDC088) ;- (EMAC) Receive Length Field Mismatch Register
4310
AT91C_EMAC_WOL            EQU (0xFFFDC0C4) ;- (EMAC) Wake On LAN Register
4311
AT91C_EMAC_DTF            EQU (0xFFFDC058) ;- (EMAC) Deferred Transmission Frame Register
4312
AT91C_EMAC_TUND           EQU (0xFFFDC064) ;- (EMAC) Transmit Underrun Error Register
4313
AT91C_EMAC_NCR            EQU (0xFFFDC000) ;- (EMAC) Network Control Register
4314
AT91C_EMAC_SA4L           EQU (0xFFFDC0B0) ;- (EMAC) Specific Address 4 Bottom, First 4 bytes
4315
AT91C_EMAC_RSR            EQU (0xFFFDC020) ;- (EMAC) Receive Status Register
4316
AT91C_EMAC_SA3L           EQU (0xFFFDC0A8) ;- (EMAC) Specific Address 3 Bottom, First 4 bytes
4317
AT91C_EMAC_TSR            EQU (0xFFFDC014) ;- (EMAC) Transmit Status Register
4318
AT91C_EMAC_IDR            EQU (0xFFFDC02C) ;- (EMAC) Interrupt Disable Register
4319
AT91C_EMAC_RSE            EQU (0xFFFDC074) ;- (EMAC) Receive Symbol Errors Register
4320
AT91C_EMAC_ECOL           EQU (0xFFFDC060) ;- (EMAC) Excessive Collision Register
4321
AT91C_EMAC_TID            EQU (0xFFFDC0B8) ;- (EMAC) Type ID Checking Register
4322
AT91C_EMAC_HRB            EQU (0xFFFDC090) ;- (EMAC) Hash Address Bottom[31:0]
4323
AT91C_EMAC_TBQP           EQU (0xFFFDC01C) ;- (EMAC) Transmit Buffer Queue Pointer
4324
AT91C_EMAC_USRIO          EQU (0xFFFDC0C0) ;- (EMAC) USER Input/Output Register
4325
AT91C_EMAC_PTR            EQU (0xFFFDC038) ;- (EMAC) Pause Time Register
4326
AT91C_EMAC_SA2H           EQU (0xFFFDC0A4) ;- (EMAC) Specific Address 2 Top, Last 2 bytes
4327
AT91C_EMAC_ROV            EQU (0xFFFDC070) ;- (EMAC) Receive Overrun Errors Register
4328
AT91C_EMAC_ALE            EQU (0xFFFDC054) ;- (EMAC) Alignment Error Register
4329
AT91C_EMAC_RJA            EQU (0xFFFDC07C) ;- (EMAC) Receive Jabbers Register
4330
AT91C_EMAC_RBQP           EQU (0xFFFDC018) ;- (EMAC) Receive Buffer Queue Pointer
4331
AT91C_EMAC_TPF            EQU (0xFFFDC08C) ;- (EMAC) Transmitted Pause Frames Register
4332
AT91C_EMAC_NCFGR          EQU (0xFFFDC004) ;- (EMAC) Network Configuration Register
4333
AT91C_EMAC_HRT            EQU (0xFFFDC094) ;- (EMAC) Hash Address Top[63:32]
4334
AT91C_EMAC_USF            EQU (0xFFFDC080) ;- (EMAC) Undersize Frames Register
4335
AT91C_EMAC_FCSE           EQU (0xFFFDC050) ;- (EMAC) Frame Check Sequence Error Register
4336
AT91C_EMAC_TPQ            EQU (0xFFFDC0BC) ;- (EMAC) Transmit Pause Quantum Register
4337
AT91C_EMAC_MAN            EQU (0xFFFDC034) ;- (EMAC) PHY Maintenance Register
4338
AT91C_EMAC_FTO            EQU (0xFFFDC040) ;- (EMAC) Frames Transmitted OK Register
4339
AT91C_EMAC_REV            EQU (0xFFFDC0FC) ;- (EMAC) Revision Register
4340
AT91C_EMAC_IMR            EQU (0xFFFDC030) ;- (EMAC) Interrupt Mask Register
4341
AT91C_EMAC_SCF            EQU (0xFFFDC044) ;- (EMAC) Single Collision Frame Register
4342
AT91C_EMAC_PFR            EQU (0xFFFDC03C) ;- (EMAC) Pause Frames received Register
4343
AT91C_EMAC_MCF            EQU (0xFFFDC048) ;- (EMAC) Multiple Collision Frame Register
4344
AT91C_EMAC_NSR            EQU (0xFFFDC008) ;- (EMAC) Network Status Register
4345
AT91C_EMAC_SA2L           EQU (0xFFFDC0A0) ;- (EMAC) Specific Address 2 Bottom, First 4 bytes
4346
AT91C_EMAC_FRO            EQU (0xFFFDC04C) ;- (EMAC) Frames Received OK Register
4347
AT91C_EMAC_IER            EQU (0xFFFDC028) ;- (EMAC) Interrupt Enable Register
4348
AT91C_EMAC_SA1H           EQU (0xFFFDC09C) ;- (EMAC) Specific Address 1 Top, Last 2 bytes
4349
AT91C_EMAC_CSE            EQU (0xFFFDC068) ;- (EMAC) Carrier Sense Error Register
4350
AT91C_EMAC_SA3H           EQU (0xFFFDC0AC) ;- (EMAC) Specific Address 3 Top, Last 2 bytes
4351
AT91C_EMAC_RRE            EQU (0xFFFDC06C) ;- (EMAC) Receive Ressource Error Register
4352
AT91C_EMAC_STE            EQU (0xFFFDC084) ;- (EMAC) SQE Test Error Register
4353
// - ========== Register definition for PDC_ADC peripheral ========== 
4354
AT91C_ADC_PTSR            EQU (0xFFFD8124) ;- (PDC_ADC) PDC Transfer Status Register
4355
AT91C_ADC_PTCR            EQU (0xFFFD8120) ;- (PDC_ADC) PDC Transfer Control Register
4356
AT91C_ADC_TNPR            EQU (0xFFFD8118) ;- (PDC_ADC) Transmit Next Pointer Register
4357
AT91C_ADC_TNCR            EQU (0xFFFD811C) ;- (PDC_ADC) Transmit Next Counter Register
4358
AT91C_ADC_RNPR            EQU (0xFFFD8110) ;- (PDC_ADC) Receive Next Pointer Register
4359
AT91C_ADC_RNCR            EQU (0xFFFD8114) ;- (PDC_ADC) Receive Next Counter Register
4360
AT91C_ADC_RPR             EQU (0xFFFD8100) ;- (PDC_ADC) Receive Pointer Register
4361
AT91C_ADC_TCR             EQU (0xFFFD810C) ;- (PDC_ADC) Transmit Counter Register
4362
AT91C_ADC_TPR             EQU (0xFFFD8108) ;- (PDC_ADC) Transmit Pointer Register
4363
AT91C_ADC_RCR             EQU (0xFFFD8104) ;- (PDC_ADC) Receive Counter Register
4364
// - ========== Register definition for ADC peripheral ========== 
4365
AT91C_ADC_CDR2            EQU (0xFFFD8038) ;- (ADC) ADC Channel Data Register 2
4366
AT91C_ADC_CDR3            EQU (0xFFFD803C) ;- (ADC) ADC Channel Data Register 3
4367
AT91C_ADC_CDR0            EQU (0xFFFD8030) ;- (ADC) ADC Channel Data Register 0
4368
AT91C_ADC_CDR5            EQU (0xFFFD8044) ;- (ADC) ADC Channel Data Register 5
4369
AT91C_ADC_CHDR            EQU (0xFFFD8014) ;- (ADC) ADC Channel Disable Register
4370
AT91C_ADC_SR              EQU (0xFFFD801C) ;- (ADC) ADC Status Register
4371
AT91C_ADC_CDR4            EQU (0xFFFD8040) ;- (ADC) ADC Channel Data Register 4
4372
AT91C_ADC_CDR1            EQU (0xFFFD8034) ;- (ADC) ADC Channel Data Register 1
4373
AT91C_ADC_LCDR            EQU (0xFFFD8020) ;- (ADC) ADC Last Converted Data Register
4374
AT91C_ADC_IDR             EQU (0xFFFD8028) ;- (ADC) ADC Interrupt Disable Register
4375
AT91C_ADC_CR              EQU (0xFFFD8000) ;- (ADC) ADC Control Register
4376
AT91C_ADC_CDR7            EQU (0xFFFD804C) ;- (ADC) ADC Channel Data Register 7
4377
AT91C_ADC_CDR6            EQU (0xFFFD8048) ;- (ADC) ADC Channel Data Register 6
4378
AT91C_ADC_IER             EQU (0xFFFD8024) ;- (ADC) ADC Interrupt Enable Register
4379
AT91C_ADC_CHER            EQU (0xFFFD8010) ;- (ADC) ADC Channel Enable Register
4380
AT91C_ADC_CHSR            EQU (0xFFFD8018) ;- (ADC) ADC Channel Status Register
4381
AT91C_ADC_MR              EQU (0xFFFD8004) ;- (ADC) ADC Mode Register
4382
AT91C_ADC_IMR             EQU (0xFFFD802C) ;- (ADC) ADC Interrupt Mask Register
4383
// - ========== Register definition for PDC_AES peripheral ========== 
4384
AT91C_AES_TPR             EQU (0xFFFA4108) ;- (PDC_AES) Transmit Pointer Register
4385
AT91C_AES_PTCR            EQU (0xFFFA4120) ;- (PDC_AES) PDC Transfer Control Register
4386
AT91C_AES_RNPR            EQU (0xFFFA4110) ;- (PDC_AES) Receive Next Pointer Register
4387
AT91C_AES_TNCR            EQU (0xFFFA411C) ;- (PDC_AES) Transmit Next Counter Register
4388
AT91C_AES_TCR             EQU (0xFFFA410C) ;- (PDC_AES) Transmit Counter Register
4389
AT91C_AES_RCR             EQU (0xFFFA4104) ;- (PDC_AES) Receive Counter Register
4390
AT91C_AES_RNCR            EQU (0xFFFA4114) ;- (PDC_AES) Receive Next Counter Register
4391
AT91C_AES_TNPR            EQU (0xFFFA4118) ;- (PDC_AES) Transmit Next Pointer Register
4392
AT91C_AES_RPR             EQU (0xFFFA4100) ;- (PDC_AES) Receive Pointer Register
4393
AT91C_AES_PTSR            EQU (0xFFFA4124) ;- (PDC_AES) PDC Transfer Status Register
4394
// - ========== Register definition for AES peripheral ========== 
4395
AT91C_AES_IVxR            EQU (0xFFFA4060) ;- (AES) Initialization Vector x Register
4396
AT91C_AES_MR              EQU (0xFFFA4004) ;- (AES) Mode Register
4397
AT91C_AES_VR              EQU (0xFFFA40FC) ;- (AES) AES Version Register
4398
AT91C_AES_ODATAxR         EQU (0xFFFA4050) ;- (AES) Output Data x Register
4399
AT91C_AES_IDATAxR         EQU (0xFFFA4040) ;- (AES) Input Data x Register
4400
AT91C_AES_CR              EQU (0xFFFA4000) ;- (AES) Control Register
4401
AT91C_AES_IDR             EQU (0xFFFA4014) ;- (AES) Interrupt Disable Register
4402
AT91C_AES_IMR             EQU (0xFFFA4018) ;- (AES) Interrupt Mask Register
4403
AT91C_AES_IER             EQU (0xFFFA4010) ;- (AES) Interrupt Enable Register
4404
AT91C_AES_KEYWxR          EQU (0xFFFA4020) ;- (AES) Key Word x Register
4405
AT91C_AES_ISR             EQU (0xFFFA401C) ;- (AES) Interrupt Status Register
4406
// - ========== Register definition for PDC_TDES peripheral ========== 
4407
AT91C_TDES_RNCR           EQU (0xFFFA8114) ;- (PDC_TDES) Receive Next Counter Register
4408
AT91C_TDES_TCR            EQU (0xFFFA810C) ;- (PDC_TDES) Transmit Counter Register
4409
AT91C_TDES_RCR            EQU (0xFFFA8104) ;- (PDC_TDES) Receive Counter Register
4410
AT91C_TDES_TNPR           EQU (0xFFFA8118) ;- (PDC_TDES) Transmit Next Pointer Register
4411
AT91C_TDES_RNPR           EQU (0xFFFA8110) ;- (PDC_TDES) Receive Next Pointer Register
4412
AT91C_TDES_RPR            EQU (0xFFFA8100) ;- (PDC_TDES) Receive Pointer Register
4413
AT91C_TDES_TNCR           EQU (0xFFFA811C) ;- (PDC_TDES) Transmit Next Counter Register
4414
AT91C_TDES_TPR            EQU (0xFFFA8108) ;- (PDC_TDES) Transmit Pointer Register
4415
AT91C_TDES_PTSR           EQU (0xFFFA8124) ;- (PDC_TDES) PDC Transfer Status Register
4416
AT91C_TDES_PTCR           EQU (0xFFFA8120) ;- (PDC_TDES) PDC Transfer Control Register
4417
// - ========== Register definition for TDES peripheral ========== 
4418
AT91C_TDES_KEY2WxR        EQU (0xFFFA8028) ;- (TDES) Key 2 Word x Register
4419
AT91C_TDES_KEY3WxR        EQU (0xFFFA8030) ;- (TDES) Key 3 Word x Register
4420
AT91C_TDES_IDR            EQU (0xFFFA8014) ;- (TDES) Interrupt Disable Register
4421
AT91C_TDES_VR             EQU (0xFFFA80FC) ;- (TDES) TDES Version Register
4422
AT91C_TDES_IVxR           EQU (0xFFFA8060) ;- (TDES) Initialization Vector x Register
4423
AT91C_TDES_ODATAxR        EQU (0xFFFA8050) ;- (TDES) Output Data x Register
4424
AT91C_TDES_IMR            EQU (0xFFFA8018) ;- (TDES) Interrupt Mask Register
4425
AT91C_TDES_MR             EQU (0xFFFA8004) ;- (TDES) Mode Register
4426
AT91C_TDES_CR             EQU (0xFFFA8000) ;- (TDES) Control Register
4427
AT91C_TDES_IER            EQU (0xFFFA8010) ;- (TDES) Interrupt Enable Register
4428
AT91C_TDES_ISR            EQU (0xFFFA801C) ;- (TDES) Interrupt Status Register
4429
AT91C_TDES_IDATAxR        EQU (0xFFFA8040) ;- (TDES) Input Data x Register
4430
AT91C_TDES_KEY1WxR        EQU (0xFFFA8020) ;- (TDES) Key 1 Word x Register
4431
 
4432
// - *****************************************************************************
4433
// -               PIO DEFINITIONS FOR AT91SAM7X256
4434
// - *****************************************************************************
4435
AT91C_PIO_PA0             EQU (1 <<  0) ;- Pin Controlled by PA0
4436
AT91C_PA0_RXD0            EQU (AT91C_PIO_PA0) ;-  USART 0 Receive Data
4437
AT91C_PIO_PA1             EQU (1 <<  1) ;- Pin Controlled by PA1
4438
AT91C_PA1_TXD0            EQU (AT91C_PIO_PA1) ;-  USART 0 Transmit Data
4439
AT91C_PIO_PA10            EQU (1 << 10) ;- Pin Controlled by PA10
4440
AT91C_PA10_TWD            EQU (AT91C_PIO_PA10) ;-  TWI Two-wire Serial Data
4441
AT91C_PIO_PA11            EQU (1 << 11) ;- Pin Controlled by PA11
4442
AT91C_PA11_TWCK           EQU (AT91C_PIO_PA11) ;-  TWI Two-wire Serial Clock
4443
AT91C_PIO_PA12            EQU (1 << 12) ;- Pin Controlled by PA12
4444
AT91C_PA12_NPCS00         EQU (AT91C_PIO_PA12) ;-  SPI 0 Peripheral Chip Select 0
4445
AT91C_PIO_PA13            EQU (1 << 13) ;- Pin Controlled by PA13
4446
AT91C_PA13_NPCS01         EQU (AT91C_PIO_PA13) ;-  SPI 0 Peripheral Chip Select 1
4447
AT91C_PA13_PCK1           EQU (AT91C_PIO_PA13) ;-  PMC Programmable Clock Output 1
4448
AT91C_PIO_PA14            EQU (1 << 14) ;- Pin Controlled by PA14
4449
AT91C_PA14_NPCS02         EQU (AT91C_PIO_PA14) ;-  SPI 0 Peripheral Chip Select 2
4450
AT91C_PA14_IRQ1           EQU (AT91C_PIO_PA14) ;-  External Interrupt 1
4451
AT91C_PIO_PA15            EQU (1 << 15) ;- Pin Controlled by PA15
4452
AT91C_PA15_NPCS03         EQU (AT91C_PIO_PA15) ;-  SPI 0 Peripheral Chip Select 3
4453
AT91C_PA15_TCLK2          EQU (AT91C_PIO_PA15) ;-  Timer Counter 2 external clock input
4454
AT91C_PIO_PA16            EQU (1 << 16) ;- Pin Controlled by PA16
4455
AT91C_PA16_MISO0          EQU (AT91C_PIO_PA16) ;-  SPI 0 Master In Slave
4456
AT91C_PIO_PA17            EQU (1 << 17) ;- Pin Controlled by PA17
4457
AT91C_PA17_MOSI0          EQU (AT91C_PIO_PA17) ;-  SPI 0 Master Out Slave
4458
AT91C_PIO_PA18            EQU (1 << 18) ;- Pin Controlled by PA18
4459
AT91C_PA18_SPCK0          EQU (AT91C_PIO_PA18) ;-  SPI 0 Serial Clock
4460
AT91C_PIO_PA19            EQU (1 << 19) ;- Pin Controlled by PA19
4461
AT91C_PA19_CANRX          EQU (AT91C_PIO_PA19) ;-  CAN Receive
4462
AT91C_PIO_PA2             EQU (1 <<  2) ;- Pin Controlled by PA2
4463
AT91C_PA2_SCK0            EQU (AT91C_PIO_PA2) ;-  USART 0 Serial Clock
4464
AT91C_PA2_NPCS11          EQU (AT91C_PIO_PA2) ;-  SPI 1 Peripheral Chip Select 1
4465
AT91C_PIO_PA20            EQU (1 << 20) ;- Pin Controlled by PA20
4466
AT91C_PA20_CANTX          EQU (AT91C_PIO_PA20) ;-  CAN Transmit
4467
AT91C_PIO_PA21            EQU (1 << 21) ;- Pin Controlled by PA21
4468
AT91C_PA21_TF             EQU (AT91C_PIO_PA21) ;-  SSC Transmit Frame Sync
4469
AT91C_PA21_NPCS10         EQU (AT91C_PIO_PA21) ;-  SPI 1 Peripheral Chip Select 0
4470
AT91C_PIO_PA22            EQU (1 << 22) ;- Pin Controlled by PA22
4471
AT91C_PA22_TK             EQU (AT91C_PIO_PA22) ;-  SSC Transmit Clock
4472
AT91C_PA22_SPCK1          EQU (AT91C_PIO_PA22) ;-  SPI 1 Serial Clock
4473
AT91C_PIO_PA23            EQU (1 << 23) ;- Pin Controlled by PA23
4474
AT91C_PA23_TD             EQU (AT91C_PIO_PA23) ;-  SSC Transmit data
4475
AT91C_PA23_MOSI1          EQU (AT91C_PIO_PA23) ;-  SPI 1 Master Out Slave
4476
AT91C_PIO_PA24            EQU (1 << 24) ;- Pin Controlled by PA24
4477
AT91C_PA24_RD             EQU (AT91C_PIO_PA24) ;-  SSC Receive Data
4478
AT91C_PA24_MISO1          EQU (AT91C_PIO_PA24) ;-  SPI 1 Master In Slave
4479
AT91C_PIO_PA25            EQU (1 << 25) ;- Pin Controlled by PA25
4480
AT91C_PA25_RK             EQU (AT91C_PIO_PA25) ;-  SSC Receive Clock
4481
AT91C_PA25_NPCS11         EQU (AT91C_PIO_PA25) ;-  SPI 1 Peripheral Chip Select 1
4482
AT91C_PIO_PA26            EQU (1 << 26) ;- Pin Controlled by PA26
4483
AT91C_PA26_RF             EQU (AT91C_PIO_PA26) ;-  SSC Receive Frame Sync
4484
AT91C_PA26_NPCS12         EQU (AT91C_PIO_PA26) ;-  SPI 1 Peripheral Chip Select 2
4485
AT91C_PIO_PA27            EQU (1 << 27) ;- Pin Controlled by PA27
4486
AT91C_PA27_DRXD           EQU (AT91C_PIO_PA27) ;-  DBGU Debug Receive Data
4487
AT91C_PA27_PCK3           EQU (AT91C_PIO_PA27) ;-  PMC Programmable Clock Output 3
4488
AT91C_PIO_PA28            EQU (1 << 28) ;- Pin Controlled by PA28
4489
AT91C_PA28_DTXD           EQU (AT91C_PIO_PA28) ;-  DBGU Debug Transmit Data
4490
AT91C_PIO_PA29            EQU (1 << 29) ;- Pin Controlled by PA29
4491
AT91C_PA29_FIQ            EQU (AT91C_PIO_PA29) ;-  AIC Fast Interrupt Input
4492
AT91C_PA29_NPCS13         EQU (AT91C_PIO_PA29) ;-  SPI 1 Peripheral Chip Select 3
4493
AT91C_PIO_PA3             EQU (1 <<  3) ;- Pin Controlled by PA3
4494
AT91C_PA3_RTS0            EQU (AT91C_PIO_PA3) ;-  USART 0 Ready To Send
4495
AT91C_PA3_NPCS12          EQU (AT91C_PIO_PA3) ;-  SPI 1 Peripheral Chip Select 2
4496
AT91C_PIO_PA30            EQU (1 << 30) ;- Pin Controlled by PA30
4497
AT91C_PA30_IRQ0           EQU (AT91C_PIO_PA30) ;-  External Interrupt 0
4498
AT91C_PA30_PCK2           EQU (AT91C_PIO_PA30) ;-  PMC Programmable Clock Output 2
4499
AT91C_PIO_PA4             EQU (1 <<  4) ;- Pin Controlled by PA4
4500
AT91C_PA4_CTS0            EQU (AT91C_PIO_PA4) ;-  USART 0 Clear To Send
4501
AT91C_PA4_NPCS13          EQU (AT91C_PIO_PA4) ;-  SPI 1 Peripheral Chip Select 3
4502
AT91C_PIO_PA5             EQU (1 <<  5) ;- Pin Controlled by PA5
4503
AT91C_PA5_RXD1            EQU (AT91C_PIO_PA5) ;-  USART 1 Receive Data
4504
AT91C_PIO_PA6             EQU (1 <<  6) ;- Pin Controlled by PA6
4505
AT91C_PA6_TXD1            EQU (AT91C_PIO_PA6) ;-  USART 1 Transmit Data
4506
AT91C_PIO_PA7             EQU (1 <<  7) ;- Pin Controlled by PA7
4507
AT91C_PA7_SCK1            EQU (AT91C_PIO_PA7) ;-  USART 1 Serial Clock
4508
AT91C_PA7_NPCS01          EQU (AT91C_PIO_PA7) ;-  SPI 0 Peripheral Chip Select 1
4509
AT91C_PIO_PA8             EQU (1 <<  8) ;- Pin Controlled by PA8
4510
AT91C_PA8_RTS1            EQU (AT91C_PIO_PA8) ;-  USART 1 Ready To Send
4511
AT91C_PA8_NPCS02          EQU (AT91C_PIO_PA8) ;-  SPI 0 Peripheral Chip Select 2
4512
AT91C_PIO_PA9             EQU (1 <<  9) ;- Pin Controlled by PA9
4513
AT91C_PA9_CTS1            EQU (AT91C_PIO_PA9) ;-  USART 1 Clear To Send
4514
AT91C_PA9_NPCS03          EQU (AT91C_PIO_PA9) ;-  SPI 0 Peripheral Chip Select 3
4515
AT91C_PIO_PB0             EQU (1 <<  0) ;- Pin Controlled by PB0
4516
AT91C_PB0_ETXCK_EREFCK    EQU (AT91C_PIO_PB0) ;-  Ethernet MAC Transmit Clock/Reference Clock
4517
AT91C_PB0_PCK0            EQU (AT91C_PIO_PB0) ;-  PMC Programmable Clock Output 0
4518
AT91C_PIO_PB1             EQU (1 <<  1) ;- Pin Controlled by PB1
4519
AT91C_PB1_ETXEN           EQU (AT91C_PIO_PB1) ;-  Ethernet MAC Transmit Enable
4520
AT91C_PIO_PB10            EQU (1 << 10) ;- Pin Controlled by PB10
4521
AT91C_PB10_ETX2           EQU (AT91C_PIO_PB10) ;-  Ethernet MAC Transmit Data 2
4522
AT91C_PB10_NPCS11         EQU (AT91C_PIO_PB10) ;-  SPI 1 Peripheral Chip Select 1
4523
AT91C_PIO_PB11            EQU (1 << 11) ;- Pin Controlled by PB11
4524
AT91C_PB11_ETX3           EQU (AT91C_PIO_PB11) ;-  Ethernet MAC Transmit Data 3
4525
AT91C_PB11_NPCS12         EQU (AT91C_PIO_PB11) ;-  SPI 1 Peripheral Chip Select 2
4526
AT91C_PIO_PB12            EQU (1 << 12) ;- Pin Controlled by PB12
4527
AT91C_PB12_ETXER          EQU (AT91C_PIO_PB12) ;-  Ethernet MAC Transmikt Coding Error
4528
AT91C_PB12_TCLK0          EQU (AT91C_PIO_PB12) ;-  Timer Counter 0 external clock input
4529
AT91C_PIO_PB13            EQU (1 << 13) ;- Pin Controlled by PB13
4530
AT91C_PB13_ERX2           EQU (AT91C_PIO_PB13) ;-  Ethernet MAC Receive Data 2
4531
AT91C_PB13_NPCS01         EQU (AT91C_PIO_PB13) ;-  SPI 0 Peripheral Chip Select 1
4532
AT91C_PIO_PB14            EQU (1 << 14) ;- Pin Controlled by PB14
4533
AT91C_PB14_ERX3           EQU (AT91C_PIO_PB14) ;-  Ethernet MAC Receive Data 3
4534
AT91C_PB14_NPCS02         EQU (AT91C_PIO_PB14) ;-  SPI 0 Peripheral Chip Select 2
4535
AT91C_PIO_PB15            EQU (1 << 15) ;- Pin Controlled by PB15
4536
AT91C_PB15_ERXDV          EQU (AT91C_PIO_PB15) ;-  Ethernet MAC Receive Data Valid
4537
AT91C_PIO_PB16            EQU (1 << 16) ;- Pin Controlled by PB16
4538
AT91C_PB16_ECOL           EQU (AT91C_PIO_PB16) ;-  Ethernet MAC Collision Detected
4539
AT91C_PB16_NPCS13         EQU (AT91C_PIO_PB16) ;-  SPI 1 Peripheral Chip Select 3
4540
AT91C_PIO_PB17            EQU (1 << 17) ;- Pin Controlled by PB17
4541
AT91C_PB17_ERXCK          EQU (AT91C_PIO_PB17) ;-  Ethernet MAC Receive Clock
4542
AT91C_PB17_NPCS03         EQU (AT91C_PIO_PB17) ;-  SPI 0 Peripheral Chip Select 3
4543
AT91C_PIO_PB18            EQU (1 << 18) ;- Pin Controlled by PB18
4544
AT91C_PB18_EF100          EQU (AT91C_PIO_PB18) ;-  Ethernet MAC Force 100 Mbits/sec
4545
AT91C_PB18_ADTRG          EQU (AT91C_PIO_PB18) ;-  ADC External Trigger
4546
AT91C_PIO_PB19            EQU (1 << 19) ;- Pin Controlled by PB19
4547
AT91C_PB19_PWM0           EQU (AT91C_PIO_PB19) ;-  PWM Channel 0
4548
AT91C_PB19_TCLK1          EQU (AT91C_PIO_PB19) ;-  Timer Counter 1 external clock input
4549
AT91C_PIO_PB2             EQU (1 <<  2) ;- Pin Controlled by PB2
4550
AT91C_PB2_ETX0            EQU (AT91C_PIO_PB2) ;-  Ethernet MAC Transmit Data 0
4551
AT91C_PIO_PB20            EQU (1 << 20) ;- Pin Controlled by PB20
4552
AT91C_PB20_PWM1           EQU (AT91C_PIO_PB20) ;-  PWM Channel 1
4553
AT91C_PB20_PCK0           EQU (AT91C_PIO_PB20) ;-  PMC Programmable Clock Output 0
4554
AT91C_PIO_PB21            EQU (1 << 21) ;- Pin Controlled by PB21
4555
AT91C_PB21_PWM2           EQU (AT91C_PIO_PB21) ;-  PWM Channel 2
4556
AT91C_PB21_PCK1           EQU (AT91C_PIO_PB21) ;-  PMC Programmable Clock Output 1
4557
AT91C_PIO_PB22            EQU (1 << 22) ;- Pin Controlled by PB22
4558
AT91C_PB22_PWM3           EQU (AT91C_PIO_PB22) ;-  PWM Channel 3
4559
AT91C_PB22_PCK2           EQU (AT91C_PIO_PB22) ;-  PMC Programmable Clock Output 2
4560
AT91C_PIO_PB23            EQU (1 << 23) ;- Pin Controlled by PB23
4561
AT91C_PB23_TIOA0          EQU (AT91C_PIO_PB23) ;-  Timer Counter 0 Multipurpose Timer I/O Pin A
4562
AT91C_PB23_DCD1           EQU (AT91C_PIO_PB23) ;-  USART 1 Data Carrier Detect
4563
AT91C_PIO_PB24            EQU (1 << 24) ;- Pin Controlled by PB24
4564
AT91C_PB24_TIOB0          EQU (AT91C_PIO_PB24) ;-  Timer Counter 0 Multipurpose Timer I/O Pin B
4565
AT91C_PB24_DSR1           EQU (AT91C_PIO_PB24) ;-  USART 1 Data Set ready
4566
AT91C_PIO_PB25            EQU (1 << 25) ;- Pin Controlled by PB25
4567
AT91C_PB25_TIOA1          EQU (AT91C_PIO_PB25) ;-  Timer Counter 1 Multipurpose Timer I/O Pin A
4568
AT91C_PB25_DTR1           EQU (AT91C_PIO_PB25) ;-  USART 1 Data Terminal ready
4569
AT91C_PIO_PB26            EQU (1 << 26) ;- Pin Controlled by PB26
4570
AT91C_PB26_TIOB1          EQU (AT91C_PIO_PB26) ;-  Timer Counter 1 Multipurpose Timer I/O Pin B
4571
AT91C_PB26_RI1            EQU (AT91C_PIO_PB26) ;-  USART 1 Ring Indicator
4572
AT91C_PIO_PB27            EQU (1 << 27) ;- Pin Controlled by PB27
4573
AT91C_PB27_TIOA2          EQU (AT91C_PIO_PB27) ;-  Timer Counter 2 Multipurpose Timer I/O Pin A
4574
AT91C_PB27_PWM0           EQU (AT91C_PIO_PB27) ;-  PWM Channel 0
4575
AT91C_PIO_PB28            EQU (1 << 28) ;- Pin Controlled by PB28
4576
AT91C_PB28_TIOB2          EQU (AT91C_PIO_PB28) ;-  Timer Counter 2 Multipurpose Timer I/O Pin B
4577
AT91C_PB28_PWM1           EQU (AT91C_PIO_PB28) ;-  PWM Channel 1
4578
AT91C_PIO_PB29            EQU (1 << 29) ;- Pin Controlled by PB29
4579
AT91C_PB29_PCK1           EQU (AT91C_PIO_PB29) ;-  PMC Programmable Clock Output 1
4580
AT91C_PB29_PWM2           EQU (AT91C_PIO_PB29) ;-  PWM Channel 2
4581
AT91C_PIO_PB3             EQU (1 <<  3) ;- Pin Controlled by PB3
4582
AT91C_PB3_ETX1            EQU (AT91C_PIO_PB3) ;-  Ethernet MAC Transmit Data 1
4583
AT91C_PIO_PB30            EQU (1 << 30) ;- Pin Controlled by PB30
4584
AT91C_PB30_PCK2           EQU (AT91C_PIO_PB30) ;-  PMC Programmable Clock Output 2
4585
AT91C_PB30_PWM3           EQU (AT91C_PIO_PB30) ;-  PWM Channel 3
4586
AT91C_PIO_PB4             EQU (1 <<  4) ;- Pin Controlled by PB4
4587
AT91C_PB4_ECRS_ECRSDV     EQU (AT91C_PIO_PB4) ;-  Ethernet MAC Carrier Sense/Carrier Sense and Data Valid
4588
AT91C_PIO_PB5             EQU (1 <<  5) ;- Pin Controlled by PB5
4589
AT91C_PB5_ERX0            EQU (AT91C_PIO_PB5) ;-  Ethernet MAC Receive Data 0
4590
AT91C_PIO_PB6             EQU (1 <<  6) ;- Pin Controlled by PB6
4591
AT91C_PB6_ERX1            EQU (AT91C_PIO_PB6) ;-  Ethernet MAC Receive Data 1
4592
AT91C_PIO_PB7             EQU (1 <<  7) ;- Pin Controlled by PB7
4593
AT91C_PB7_ERXER           EQU (AT91C_PIO_PB7) ;-  Ethernet MAC Receive Error
4594
AT91C_PIO_PB8             EQU (1 <<  8) ;- Pin Controlled by PB8
4595
AT91C_PB8_EMDC            EQU (AT91C_PIO_PB8) ;-  Ethernet MAC Management Data Clock
4596
AT91C_PIO_PB9             EQU (1 <<  9) ;- Pin Controlled by PB9
4597
AT91C_PB9_EMDIO           EQU (AT91C_PIO_PB9) ;-  Ethernet MAC Management Data Input/Output
4598
 
4599
// - *****************************************************************************
4600
// -               PERIPHERAL ID DEFINITIONS FOR AT91SAM7X256
4601
// - *****************************************************************************
4602
AT91C_ID_FIQ              EQU ( 0) ;- Advanced Interrupt Controller (FIQ)
4603
AT91C_ID_SYS              EQU ( 1) ;- System Peripheral
4604
AT91C_ID_PIOA             EQU ( 2) ;- Parallel IO Controller A
4605
AT91C_ID_PIOB             EQU ( 3) ;- Parallel IO Controller B
4606
AT91C_ID_SPI0             EQU ( 4) ;- Serial Peripheral Interface 0
4607
AT91C_ID_SPI1             EQU ( 5) ;- Serial Peripheral Interface 1
4608
AT91C_ID_US0              EQU ( 6) ;- USART 0
4609
AT91C_ID_US1              EQU ( 7) ;- USART 1
4610
AT91C_ID_SSC              EQU ( 8) ;- Serial Synchronous Controller
4611
AT91C_ID_TWI              EQU ( 9) ;- Two-Wire Interface
4612
AT91C_ID_PWMC             EQU (10) ;- PWM Controller
4613
AT91C_ID_UDP              EQU (11) ;- USB Device Port
4614
AT91C_ID_TC0              EQU (12) ;- Timer Counter 0
4615
AT91C_ID_TC1              EQU (13) ;- Timer Counter 1
4616
AT91C_ID_TC2              EQU (14) ;- Timer Counter 2
4617
AT91C_ID_CAN              EQU (15) ;- Control Area Network Controller
4618
AT91C_ID_EMAC             EQU (16) ;- Ethernet MAC
4619
AT91C_ID_ADC              EQU (17) ;- Analog-to-Digital Converter
4620
AT91C_ID_AES              EQU (18) ;- Advanced Encryption Standard 128-bit
4621
AT91C_ID_TDES             EQU (19) ;- Triple Data Encryption Standard
4622
AT91C_ID_20_Reserved      EQU (20) ;- Reserved
4623
AT91C_ID_21_Reserved      EQU (21) ;- Reserved
4624
AT91C_ID_22_Reserved      EQU (22) ;- Reserved
4625
AT91C_ID_23_Reserved      EQU (23) ;- Reserved
4626
AT91C_ID_24_Reserved      EQU (24) ;- Reserved
4627
AT91C_ID_25_Reserved      EQU (25) ;- Reserved
4628
AT91C_ID_26_Reserved      EQU (26) ;- Reserved
4629
AT91C_ID_27_Reserved      EQU (27) ;- Reserved
4630
AT91C_ID_28_Reserved      EQU (28) ;- Reserved
4631
AT91C_ID_29_Reserved      EQU (29) ;- Reserved
4632
AT91C_ID_IRQ0             EQU (30) ;- Advanced Interrupt Controller (IRQ0)
4633
AT91C_ID_IRQ1             EQU (31) ;- Advanced Interrupt Controller (IRQ1)
4634
 
4635
// - *****************************************************************************
4636
// -               BASE ADDRESS DEFINITIONS FOR AT91SAM7X256
4637
// - *****************************************************************************
4638
AT91C_BASE_SYS            EQU (0xFFFFF000) ;- (SYS) Base Address
4639
AT91C_BASE_AIC            EQU (0xFFFFF000) ;- (AIC) Base Address
4640
AT91C_BASE_PDC_DBGU       EQU (0xFFFFF300) ;- (PDC_DBGU) Base Address
4641
AT91C_BASE_DBGU           EQU (0xFFFFF200) ;- (DBGU) Base Address
4642
AT91C_BASE_PIOA           EQU (0xFFFFF400) ;- (PIOA) Base Address
4643
AT91C_BASE_PIOB           EQU (0xFFFFF600) ;- (PIOB) Base Address
4644
AT91C_BASE_CKGR           EQU (0xFFFFFC20) ;- (CKGR) Base Address
4645
AT91C_BASE_PMC            EQU (0xFFFFFC00) ;- (PMC) Base Address
4646
AT91C_BASE_RSTC           EQU (0xFFFFFD00) ;- (RSTC) Base Address
4647
AT91C_BASE_RTTC           EQU (0xFFFFFD20) ;- (RTTC) Base Address
4648
AT91C_BASE_PITC           EQU (0xFFFFFD30) ;- (PITC) Base Address
4649
AT91C_BASE_WDTC           EQU (0xFFFFFD40) ;- (WDTC) Base Address
4650
AT91C_BASE_VREG           EQU (0xFFFFFD60) ;- (VREG) Base Address
4651
AT91C_BASE_MC             EQU (0xFFFFFF00) ;- (MC) Base Address
4652
AT91C_BASE_PDC_SPI1       EQU (0xFFFE4100) ;- (PDC_SPI1) Base Address
4653
AT91C_BASE_SPI1           EQU (0xFFFE4000) ;- (SPI1) Base Address
4654
AT91C_BASE_PDC_SPI0       EQU (0xFFFE0100) ;- (PDC_SPI0) Base Address
4655
AT91C_BASE_SPI0           EQU (0xFFFE0000) ;- (SPI0) Base Address
4656
AT91C_BASE_PDC_US1        EQU (0xFFFC4100) ;- (PDC_US1) Base Address
4657
AT91C_BASE_US1            EQU (0xFFFC4000) ;- (US1) Base Address
4658
AT91C_BASE_PDC_US0        EQU (0xFFFC0100) ;- (PDC_US0) Base Address
4659
AT91C_BASE_US0            EQU (0xFFFC0000) ;- (US0) Base Address
4660
AT91C_BASE_PDC_SSC        EQU (0xFFFD4100) ;- (PDC_SSC) Base Address
4661
AT91C_BASE_SSC            EQU (0xFFFD4000) ;- (SSC) Base Address
4662
AT91C_BASE_TWI            EQU (0xFFFB8000) ;- (TWI) Base Address
4663
AT91C_BASE_PWMC_CH3       EQU (0xFFFCC260) ;- (PWMC_CH3) Base Address
4664
AT91C_BASE_PWMC_CH2       EQU (0xFFFCC240) ;- (PWMC_CH2) Base Address
4665
AT91C_BASE_PWMC_CH1       EQU (0xFFFCC220) ;- (PWMC_CH1) Base Address
4666
AT91C_BASE_PWMC_CH0       EQU (0xFFFCC200) ;- (PWMC_CH0) Base Address
4667
AT91C_BASE_PWMC           EQU (0xFFFCC000) ;- (PWMC) Base Address
4668
AT91C_BASE_UDP            EQU (0xFFFB0000) ;- (UDP) Base Address
4669
AT91C_BASE_TC0            EQU (0xFFFA0000) ;- (TC0) Base Address
4670
AT91C_BASE_TC1            EQU (0xFFFA0040) ;- (TC1) Base Address
4671
AT91C_BASE_TC2            EQU (0xFFFA0080) ;- (TC2) Base Address
4672
AT91C_BASE_TCB            EQU (0xFFFA0000) ;- (TCB) Base Address
4673
AT91C_BASE_CAN_MB0        EQU (0xFFFD0200) ;- (CAN_MB0) Base Address
4674
AT91C_BASE_CAN_MB1        EQU (0xFFFD0220) ;- (CAN_MB1) Base Address
4675
AT91C_BASE_CAN_MB2        EQU (0xFFFD0240) ;- (CAN_MB2) Base Address
4676
AT91C_BASE_CAN_MB3        EQU (0xFFFD0260) ;- (CAN_MB3) Base Address
4677
AT91C_BASE_CAN_MB4        EQU (0xFFFD0280) ;- (CAN_MB4) Base Address
4678
AT91C_BASE_CAN_MB5        EQU (0xFFFD02A0) ;- (CAN_MB5) Base Address
4679
AT91C_BASE_CAN_MB6        EQU (0xFFFD02C0) ;- (CAN_MB6) Base Address
4680
AT91C_BASE_CAN_MB7        EQU (0xFFFD02E0) ;- (CAN_MB7) Base Address
4681
AT91C_BASE_CAN            EQU (0xFFFD0000) ;- (CAN) Base Address
4682
AT91C_BASE_EMAC           EQU (0xFFFDC000) ;- (EMAC) Base Address
4683
AT91C_BASE_PDC_ADC        EQU (0xFFFD8100) ;- (PDC_ADC) Base Address
4684
AT91C_BASE_ADC            EQU (0xFFFD8000) ;- (ADC) Base Address
4685
AT91C_BASE_PDC_AES        EQU (0xFFFA4100) ;- (PDC_AES) Base Address
4686
AT91C_BASE_AES            EQU (0xFFFA4000) ;- (AES) Base Address
4687
AT91C_BASE_PDC_TDES       EQU (0xFFFA8100) ;- (PDC_TDES) Base Address
4688
AT91C_BASE_TDES           EQU (0xFFFA8000) ;- (TDES) Base Address
4689
 
4690
// - *****************************************************************************
4691
// -               MEMORY MAPPING DEFINITIONS FOR AT91SAM7X256
4692
// - *****************************************************************************
4693
AT91C_ISRAM               EQU (0x00200000) ;- Internal SRAM base address
4694
AT91C_ISRAM_SIZE          EQU (0x00010000) ;- Internal SRAM size in byte (64 Kbyte)
4695
AT91C_IFLASH              EQU (0x00100000) ;- Internal ROM base address
4696
AT91C_IFLASH_SIZE         EQU (0x00040000) ;- Internal ROM size in byte (256 Kbyte)
4697
#endif /* __IAR_SYSTEMS_ASM__ */
4698
 
4699
 
4700
#endif /* AT91SAM7X256_H */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.