OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ucos-ii/] [2.91/] [ChangeLog-OR32] - Blame information for rev 532

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 525 julius
2011-04-20  Julius Baxter  
2
        * ucos-port/os_cpu_c.c:
3
        (OSTaskStkInit): Made stack initialisation skip red zone (128 bytes).
4 526 julius
        * ucos-port/os_cpu_a.S:
5
        (UserISR): Fix register used on entry. (submitted by user keviny)
6
 
7 474 julius
2011-01-14  Julius Baxter  
8
        * config.mk: : Added entry point at 0x100 (decimal 256).
9
 
10 471 julius
2011-01-11  Julius Baxter  
11
        * ucos-port/: Created.
12
        * tasks/: Likewise.
13
        * ucos/os_cpu_c.c: Moved to ucos-port/
14
        * os_cpu_a.S: Moved to ucos-port/
15
        * common/cprintf_r.c: Added.
16
        * ucos-port/Makefile: Likewise.
17
        * tasks/Makefile: Likewise.
18
        * include/cprintf_r.h: Likewise.
19
        * drivers/console.c: Likewise.
20
        * include/console.h: Likewise.
21
        * tasks/tasks1.c: Likewise
22
        * common/main.c:
23
        (TaskStart): Added - calls hook for tasks code TaskStartCreateTasks.
24
        (main): Changed printf to console_puts calls with loc. info.
25
        * include/spr_defs: Removed.
26
        * include/spr-defs: Added from latest or1ksim version.
27
 
28
 
29
2011-01-07  Julius Baxter  
30
        * ChangeLog-OR32: Created
31
        * sim.cfg: MC disabled, flash memory removed, MMUs disabled, debug
32
        disabled, CUC removed.
33
        * os_cpu_a.S:   Updated
34
        * ram.ld: Added
35
        * flash.ld: removed
36
        * Makefile: Final link stage replaced with $(CC) instead of $(LD), it
37
        finds libraries with greater ease.
38
        * include/board.h: Removed all MC defines, flash boot options.
39
        * include/os_cfg.h: Updated to version 2.91 (is default)

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.