OpenCores
URL https://opencores.org/ocsvn/openriscdevboard/openriscdevboard/trunk

Subversion Repositories openriscdevboard

[/] [openriscdevboard/] [trunk/] [cyc2-openrisc/] [rtl/] [or1200/] [or1200_top.v] - Blame information for rev 3

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 sfielding
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.1  2006/12/21 16:46:58  vak
48
// Initial revision imported from
49
// http://www.opencores.org/cvsget.cgi/or1k/orp/orp_soc/rtl/verilog.
50
//
51
// Revision 1.13  2004/06/08 18:17:36  lampret
52
// Non-functional changes. Coding style fixes.
53
//
54
// Revision 1.12  2004/04/05 08:29:57  lampret
55
// Merged branch_qmem into main tree.
56
//
57
// Revision 1.10.4.9  2004/02/11 01:40:11  lampret
58
// preliminary HW breakpoints support in debug unit (by default disabled). To enable define OR1200_DU_HWBKPTS.
59
//
60
// Revision 1.10.4.8  2004/01/17 21:14:14  simons
61
// Errors fixed.
62
//
63
// Revision 1.10.4.7  2004/01/17 19:06:38  simons
64
// Error fixed.
65
//
66
// Revision 1.10.4.6  2004/01/17 18:39:48  simons
67
// Error fixed.
68
//
69
// Revision 1.10.4.5  2004/01/15 06:46:38  markom
70
// interface to debug changed; no more opselect; stb-ack protocol
71
//
72
// Revision 1.10.4.4  2003/12/09 11:46:49  simons
73
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
74
//
75
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
76
// Fixed instantiation name.
77
//
78
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
79
// Added three missing wire declarations. No functional changes.
80
//
81
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
82
// Added embedded memory QMEM.
83
//
84
// Revision 1.10  2002/12/08 08:57:56  lampret
85
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
86
//
87
// Revision 1.9  2002/10/17 20:04:41  lampret
88
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
89
//
90
// Revision 1.8  2002/08/18 19:54:22  lampret
91
// Added store buffer.
92
//
93
// Revision 1.7  2002/07/14 22:17:17  lampret
94
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
95
//
96
// Revision 1.6  2002/03/29 15:16:56  lampret
97
// Some of the warnings fixed.
98
//
99
// Revision 1.5  2002/02/11 04:33:17  lampret
100
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
101
//
102
// Revision 1.4  2002/02/01 19:56:55  lampret
103
// Fixed combinational loops.
104
//
105
// Revision 1.3  2002/01/28 01:16:00  lampret
106
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
107
//
108
// Revision 1.2  2002/01/18 07:56:00  lampret
109
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
110
//
111
// Revision 1.1  2002/01/03 08:16:15  lampret
112
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
113
//
114
// Revision 1.13  2001/11/23 08:38:51  lampret
115
// Changed DSR/DRR behavior and exception detection.
116
//
117
// Revision 1.12  2001/11/20 00:57:22  lampret
118
// Fixed width of du_except.
119
//
120
// Revision 1.11  2001/11/18 08:36:28  lampret
121
// For GDB changed single stepping and disabled trap exception.
122
//
123
// Revision 1.10  2001/10/21 17:57:16  lampret
124
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
125
//
126
// Revision 1.9  2001/10/14 13:12:10  lampret
127
// MP3 version.
128
//
129
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
130
// no message
131
//
132
// Revision 1.4  2001/08/13 03:36:20  lampret
133
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
134
//
135
// Revision 1.3  2001/08/09 13:39:33  lampret
136
// Major clean-up.
137
//
138
// Revision 1.2  2001/07/22 03:31:54  lampret
139
// Fixed RAM's oen bug. Cache bypass under development.
140
//
141
// Revision 1.1  2001/07/20 00:46:21  lampret
142
// Development version of RTL. Libraries are missing.
143
//
144
//
145
 
146
// synopsys translate_off
147
`include "timescale.v"
148
// synopsys translate_on
149
`include "or1200_defines.v"
150
 
151
module or1200_top(
152
        // System
153
        clk_i, rst_i, pic_ints_i, clmode_i,
154
 
155
        // Instruction WISHBONE INTERFACE
156
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
157
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
158
`ifdef OR1200_WB_CAB
159
        iwb_cab_o,
160
`endif
161
`ifdef OR1200_WB_B3
162
        iwb_cti_o, iwb_bte_o,
163
`endif
164
        // Data WISHBONE INTERFACE
165
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
166
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
167
`ifdef OR1200_WB_CAB
168
        dwb_cab_o,
169
`endif
170
`ifdef OR1200_WB_B3
171
        dwb_cti_o, dwb_bte_o,
172
`endif
173
 
174
        // External Debug Interface
175
        dbg_stall_i, dbg_ewt_i, dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o,
176
        dbg_stb_i, dbg_we_i, dbg_adr_i, dbg_dat_i, dbg_dat_o, dbg_ack_o,
177
 
178
`ifdef OR1200_BIST
179
        // RAM BIST
180
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
181
`endif
182
        // Power Management
183
        pm_cpustall_i,
184
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
185
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
186
 
187
);
188
 
189
parameter dw = `OR1200_OPERAND_WIDTH;
190
parameter aw = `OR1200_OPERAND_WIDTH;
191
parameter ppic_ints = `OR1200_PIC_INTS;
192
 
193
//
194
// I/O
195
//
196
 
197
//
198
// System
199
//
200
input                   clk_i;
201
input                   rst_i;
202
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
203
input   [ppic_ints-1:0]  pic_ints_i;
204
 
205
//
206
// Instruction WISHBONE interface
207
//
208
input                   iwb_clk_i;      // clock input
209
input                   iwb_rst_i;      // reset input
210
input                   iwb_ack_i;      // normal termination
211
input                   iwb_err_i;      // termination w/ error
212
input                   iwb_rty_i;      // termination w/ retry
213
input   [dw-1:0] iwb_dat_i;      // input data bus
214
output                  iwb_cyc_o;      // cycle valid output
215
output  [aw-1:0] iwb_adr_o;      // address bus outputs
216
output                  iwb_stb_o;      // strobe output
217
output                  iwb_we_o;       // indicates write transfer
218
output  [3:0]            iwb_sel_o;      // byte select outputs
219
output  [dw-1:0] iwb_dat_o;      // output data bus
220
`ifdef OR1200_WB_CAB
221
output                  iwb_cab_o;      // indicates consecutive address burst
222
`endif
223
`ifdef OR1200_WB_B3
224
output  [2:0]            iwb_cti_o;      // cycle type identifier
225
output  [1:0]            iwb_bte_o;      // burst type extension
226
`endif
227
 
228
//
229
// Data WISHBONE interface
230
//
231
input                   dwb_clk_i;      // clock input
232
input                   dwb_rst_i;      // reset input
233
input                   dwb_ack_i;      // normal termination
234
input                   dwb_err_i;      // termination w/ error
235
input                   dwb_rty_i;      // termination w/ retry
236
input   [dw-1:0] dwb_dat_i;      // input data bus
237
output                  dwb_cyc_o;      // cycle valid output
238
output  [aw-1:0] dwb_adr_o;      // address bus outputs
239
output                  dwb_stb_o;      // strobe output
240
output                  dwb_we_o;       // indicates write transfer
241
output  [3:0]            dwb_sel_o;      // byte select outputs
242
output  [dw-1:0] dwb_dat_o;      // output data bus
243
`ifdef OR1200_WB_CAB
244
output                  dwb_cab_o;      // indicates consecutive address burst
245
`endif
246
`ifdef OR1200_WB_B3
247
output  [2:0]            dwb_cti_o;      // cycle type identifier
248
output  [1:0]            dwb_bte_o;      // burst type extension
249
`endif
250
 
251
//
252
// External Debug Interface
253
//
254
input                   dbg_stall_i;    // External Stall Input
255
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
256
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
257
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
258
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
259
output                  dbg_bp_o;       // Breakpoint Output
260
input                   dbg_stb_i;      // External Address/Data Strobe
261
input                   dbg_we_i;       // External Write Enable
262
input   [aw-1:0] dbg_adr_i;      // External Address Input
263
input   [dw-1:0] dbg_dat_i;      // External Data Input
264
output  [dw-1:0] dbg_dat_o;      // External Data Output
265
output                  dbg_ack_o;      // External Data Acknowledge (not WB compatible)
266
 
267
`ifdef OR1200_BIST
268
//
269
// RAM BIST
270
//
271
input mbist_si_i;
272
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
273
output mbist_so_o;
274
`endif
275
 
276
//
277
// Power Management
278
//
279
input                   pm_cpustall_i;
280
output  [3:0]            pm_clksd_o;
281
output                  pm_dc_gate_o;
282
output                  pm_ic_gate_o;
283
output                  pm_dmmu_gate_o;
284
output                  pm_immu_gate_o;
285
output                  pm_tt_gate_o;
286
output                  pm_cpu_gate_o;
287
output                  pm_wakeup_o;
288
output                  pm_lvolt_o;
289
 
290
 
291
//
292
// Internal wires and regs
293
//
294
 
295
//
296
// DC to SB
297
//
298
wire    [dw-1:0] dcsb_dat_dc;
299
wire    [aw-1:0] dcsb_adr_dc;
300
wire                    dcsb_cyc_dc;
301
wire                    dcsb_stb_dc;
302
wire                    dcsb_we_dc;
303
wire    [3:0]            dcsb_sel_dc;
304
wire                    dcsb_cab_dc;
305
wire    [dw-1:0] dcsb_dat_sb;
306
wire                    dcsb_ack_sb;
307
wire                    dcsb_err_sb;
308
 
309
//
310
// SB to BIU
311
//
312
wire    [dw-1:0] sbbiu_dat_sb;
313
wire    [aw-1:0] sbbiu_adr_sb;
314
wire                    sbbiu_cyc_sb;
315
wire                    sbbiu_stb_sb;
316
wire                    sbbiu_we_sb;
317
wire    [3:0]            sbbiu_sel_sb;
318
wire                    sbbiu_cab_sb;
319
wire    [dw-1:0] sbbiu_dat_biu;
320
wire                    sbbiu_ack_biu;
321
wire                    sbbiu_err_biu;
322
 
323
//
324
// IC to BIU
325
//
326
wire    [dw-1:0] icbiu_dat_ic;
327
wire    [aw-1:0] icbiu_adr_ic;
328
wire                    icbiu_cyc_ic;
329
wire                    icbiu_stb_ic;
330
wire                    icbiu_we_ic;
331
wire    [3:0]            icbiu_sel_ic;
332
wire    [3:0]            icbiu_tag_ic;
333
wire                    icbiu_cab_ic;
334
wire    [dw-1:0] icbiu_dat_biu;
335
wire                    icbiu_ack_biu;
336
wire                    icbiu_err_biu;
337
wire    [3:0]            icbiu_tag_biu;
338
 
339
//
340
// CPU's SPR access to various RISC units (shared wires)
341
//
342
wire                    supv;
343
wire    [aw-1:0] spr_addr;
344
wire    [dw-1:0] spr_dat_cpu;
345
wire    [31:0]           spr_cs;
346
wire                    spr_we;
347
 
348
//
349
// DMMU and CPU
350
//
351
wire                    dmmu_en;
352
wire    [31:0]           spr_dat_dmmu;
353
 
354
//
355
// DMMU and QMEM
356
//
357
wire                    qmemdmmu_err_qmem;
358
wire    [3:0]            qmemdmmu_tag_qmem;
359
wire    [aw-1:0] qmemdmmu_adr_dmmu;
360
wire                    qmemdmmu_cycstb_dmmu;
361
wire                    qmemdmmu_ci_dmmu;
362
 
363
//
364
// CPU and data memory subsystem
365
//
366
wire                    dc_en;
367
wire    [31:0]           dcpu_adr_cpu;
368
wire                    dcpu_cycstb_cpu;
369
wire                    dcpu_we_cpu;
370
wire    [3:0]            dcpu_sel_cpu;
371
wire    [3:0]            dcpu_tag_cpu;
372
wire    [31:0]           dcpu_dat_cpu;
373
wire    [31:0]           dcpu_dat_qmem;
374
wire                    dcpu_ack_qmem;
375
wire                    dcpu_rty_qmem;
376
wire                    dcpu_err_dmmu;
377
wire    [3:0]            dcpu_tag_dmmu;
378
 
379
//
380
// IMMU and CPU
381
//
382
wire                    immu_en;
383
wire    [31:0]           spr_dat_immu;
384
 
385
//
386
// CPU and insn memory subsystem
387
//
388
wire                    ic_en;
389
wire    [31:0]           icpu_adr_cpu;
390
wire                    icpu_cycstb_cpu;
391
wire    [3:0]            icpu_sel_cpu;
392
wire    [3:0]            icpu_tag_cpu;
393
wire    [31:0]           icpu_dat_qmem;
394
wire                    icpu_ack_qmem;
395
wire    [31:0]           icpu_adr_immu;
396
wire                    icpu_err_immu;
397
wire    [3:0]            icpu_tag_immu;
398
wire                    icpu_rty_immu;
399
 
400
//
401
// IMMU and QMEM
402
//
403
wire    [aw-1:0] qmemimmu_adr_immu;
404
wire                    qmemimmu_rty_qmem;
405
wire                    qmemimmu_err_qmem;
406
wire    [3:0]            qmemimmu_tag_qmem;
407
wire                    qmemimmu_cycstb_immu;
408
wire                    qmemimmu_ci_immu;
409
 
410
//
411
// QMEM and IC
412
//
413
wire    [aw-1:0] icqmem_adr_qmem;
414
wire                    icqmem_rty_ic;
415
wire                    icqmem_err_ic;
416
wire    [3:0]            icqmem_tag_ic;
417
wire                    icqmem_cycstb_qmem;
418
wire                    icqmem_ci_qmem;
419
wire    [31:0]           icqmem_dat_ic;
420
wire                    icqmem_ack_ic;
421
 
422
//
423
// QMEM and DC
424
//
425
wire    [aw-1:0] dcqmem_adr_qmem;
426
wire                    dcqmem_rty_dc;
427
wire                    dcqmem_err_dc;
428
wire    [3:0]            dcqmem_tag_dc;
429
wire                    dcqmem_cycstb_qmem;
430
wire                    dcqmem_ci_qmem;
431
wire    [31:0]           dcqmem_dat_dc;
432
wire    [31:0]           dcqmem_dat_qmem;
433
wire                    dcqmem_we_qmem;
434
wire    [3:0]            dcqmem_sel_qmem;
435
wire                    dcqmem_ack_dc;
436
 
437
//
438
// Connection between CPU and PIC
439
//
440
wire    [dw-1:0] spr_dat_pic;
441
wire                    pic_wakeup;
442
wire                    sig_int;
443
 
444
//
445
// Connection between CPU and PM
446
//
447
wire    [dw-1:0] spr_dat_pm;
448
 
449
//
450
// CPU and TT
451
//
452
wire    [dw-1:0] spr_dat_tt;
453
wire                    sig_tick;
454
 
455
//
456
// Debug port and caches/MMUs
457
//
458
wire    [dw-1:0] spr_dat_du;
459
wire                    du_stall;
460
wire    [dw-1:0] du_addr;
461
wire    [dw-1:0] du_dat_du;
462
wire                    du_read;
463
wire                    du_write;
464
wire    [12:0]           du_except;
465
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
466
wire    [dw-1:0] du_dat_cpu;
467
wire                    du_hwbkpt;
468
 
469
wire                    ex_freeze;
470
wire    [31:0]           ex_insn;
471
wire    [31:0]           id_pc;
472
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
473
wire    [31:0]           spr_dat_npc;
474
wire    [31:0]           rf_dataw;
475
 
476
`ifdef OR1200_BIST
477
//
478
// RAM BIST
479
//
480
wire                    mbist_immu_so;
481
wire                    mbist_ic_so;
482
wire                    mbist_dmmu_so;
483
wire                    mbist_dc_so;
484
wire      mbist_qmem_so;
485
wire                    mbist_immu_si = mbist_si_i;
486
wire                    mbist_ic_si = mbist_immu_so;
487
wire                    mbist_qmem_si = mbist_ic_so;
488
wire                    mbist_dmmu_si = mbist_qmem_so;
489
wire                    mbist_dc_si = mbist_dmmu_so;
490
assign                  mbist_so_o = mbist_dc_so;
491
`endif
492
 
493
wire  [3:0] icqmem_sel_qmem;
494
wire  [3:0] icqmem_tag_qmem;
495
wire  [3:0] dcqmem_tag_qmem;
496
 
497
//
498
// Instantiation of Instruction WISHBONE BIU
499
//
500
or1200_iwb_biu iwb_biu(
501
        // RISC clk, rst and clock control
502
        .clk(clk_i),
503
        .rst(rst_i),
504
        .clmode(clmode_i),
505
 
506
        // WISHBONE interface
507
        .wb_clk_i(iwb_clk_i),
508
        .wb_rst_i(iwb_rst_i),
509
        .wb_ack_i(iwb_ack_i),
510
        .wb_err_i(iwb_err_i),
511
        .wb_rty_i(iwb_rty_i),
512
        .wb_dat_i(iwb_dat_i),
513
        .wb_cyc_o(iwb_cyc_o),
514
        .wb_adr_o(iwb_adr_o),
515
        .wb_stb_o(iwb_stb_o),
516
        .wb_we_o(iwb_we_o),
517
        .wb_sel_o(iwb_sel_o),
518
        .wb_dat_o(iwb_dat_o),
519
`ifdef OR1200_WB_CAB
520
        .wb_cab_o(iwb_cab_o),
521
`endif
522
`ifdef OR1200_WB_B3
523
        .wb_cti_o(iwb_cti_o),
524
        .wb_bte_o(iwb_bte_o),
525
`endif
526
 
527
        // Internal RISC bus
528
        .biu_dat_i(icbiu_dat_ic),
529
        .biu_adr_i(icbiu_adr_ic),
530
        .biu_cyc_i(icbiu_cyc_ic),
531
        .biu_stb_i(icbiu_stb_ic),
532
        .biu_we_i(icbiu_we_ic),
533
        .biu_sel_i(icbiu_sel_ic),
534
        .biu_cab_i(icbiu_cab_ic),
535
        .biu_dat_o(icbiu_dat_biu),
536
        .biu_ack_o(icbiu_ack_biu),
537
        .biu_err_o(icbiu_err_biu)
538
);
539
 
540
//
541
// Instantiation of Data WISHBONE BIU
542
//
543
or1200_wb_biu dwb_biu(
544
        // RISC clk, rst and clock control
545
        .clk(clk_i),
546
        .rst(rst_i),
547
        .clmode(clmode_i),
548
 
549
        // WISHBONE interface
550
        .wb_clk_i(dwb_clk_i),
551
        .wb_rst_i(dwb_rst_i),
552
        .wb_ack_i(dwb_ack_i),
553
        .wb_err_i(dwb_err_i),
554
        .wb_rty_i(dwb_rty_i),
555
        .wb_dat_i(dwb_dat_i),
556
        .wb_cyc_o(dwb_cyc_o),
557
        .wb_adr_o(dwb_adr_o),
558
        .wb_stb_o(dwb_stb_o),
559
        .wb_we_o(dwb_we_o),
560
        .wb_sel_o(dwb_sel_o),
561
        .wb_dat_o(dwb_dat_o),
562
`ifdef OR1200_WB_CAB
563
        .wb_cab_o(dwb_cab_o),
564
`endif
565
`ifdef OR1200_WB_B3
566
        .wb_cti_o(dwb_cti_o),
567
        .wb_bte_o(dwb_bte_o),
568
`endif
569
 
570
        // Internal RISC bus
571
        .biu_dat_i(sbbiu_dat_sb),
572
        .biu_adr_i(sbbiu_adr_sb),
573
        .biu_cyc_i(sbbiu_cyc_sb),
574
        .biu_stb_i(sbbiu_stb_sb),
575
        .biu_we_i(sbbiu_we_sb),
576
        .biu_sel_i(sbbiu_sel_sb),
577
        .biu_cab_i(sbbiu_cab_sb),
578
        .biu_dat_o(sbbiu_dat_biu),
579
        .biu_ack_o(sbbiu_ack_biu),
580
        .biu_err_o(sbbiu_err_biu)
581
);
582
 
583
//
584
// Instantiation of IMMU
585
//
586
or1200_immu_top or1200_immu_top(
587
        // Rst and clk
588
        .clk(clk_i),
589
        .rst(rst_i),
590
 
591
`ifdef OR1200_BIST
592
        // RAM BIST
593
        .mbist_si_i(mbist_immu_si),
594
        .mbist_so_o(mbist_immu_so),
595
        .mbist_ctrl_i(mbist_ctrl_i),
596
`endif
597
 
598
        // CPU and IMMU
599
        .ic_en(ic_en),
600
        .immu_en(immu_en),
601
        .supv(supv),
602
        .icpu_adr_i(icpu_adr_cpu),
603
        .icpu_cycstb_i(icpu_cycstb_cpu),
604
        .icpu_adr_o(icpu_adr_immu),
605
        .icpu_tag_o(icpu_tag_immu),
606
        .icpu_rty_o(icpu_rty_immu),
607
        .icpu_err_o(icpu_err_immu),
608
 
609
        // SPR access
610
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
611
        .spr_write(spr_we),
612
        .spr_addr(spr_addr),
613
        .spr_dat_i(spr_dat_cpu),
614
        .spr_dat_o(spr_dat_immu),
615
 
616
        // QMEM and IMMU
617
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
618
        .qmemimmu_err_i(qmemimmu_err_qmem),
619
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
620
        .qmemimmu_adr_o(qmemimmu_adr_immu),
621
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
622
        .qmemimmu_ci_o(qmemimmu_ci_immu)
623
);
624
 
625
//
626
// Instantiation of Instruction Cache
627
//
628
or1200_ic_top or1200_ic_top(
629
        .clk(clk_i),
630
        .rst(rst_i),
631
 
632
`ifdef OR1200_BIST
633
        // RAM BIST
634
        .mbist_si_i(mbist_ic_si),
635
        .mbist_so_o(mbist_ic_so),
636
        .mbist_ctrl_i(mbist_ctrl_i),
637
`endif
638
 
639
        // IC and QMEM
640
        .ic_en(ic_en),
641
        .icqmem_adr_i(icqmem_adr_qmem),
642
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
643
        .icqmem_ci_i(icqmem_ci_qmem),
644
        .icqmem_sel_i(icqmem_sel_qmem),
645
        .icqmem_tag_i(icqmem_tag_qmem),
646
        .icqmem_dat_o(icqmem_dat_ic),
647
        .icqmem_ack_o(icqmem_ack_ic),
648
        .icqmem_rty_o(icqmem_rty_ic),
649
        .icqmem_err_o(icqmem_err_ic),
650
        .icqmem_tag_o(icqmem_tag_ic),
651
 
652
        // SPR access
653
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
654
        .spr_write(spr_we),
655
        .spr_dat_i(spr_dat_cpu),
656
 
657
        // IC and BIU
658
        .icbiu_dat_o(icbiu_dat_ic),
659
        .icbiu_adr_o(icbiu_adr_ic),
660
        .icbiu_cyc_o(icbiu_cyc_ic),
661
        .icbiu_stb_o(icbiu_stb_ic),
662
        .icbiu_we_o(icbiu_we_ic),
663
        .icbiu_sel_o(icbiu_sel_ic),
664
        .icbiu_cab_o(icbiu_cab_ic),
665
        .icbiu_dat_i(icbiu_dat_biu),
666
        .icbiu_ack_i(icbiu_ack_biu),
667
        .icbiu_err_i(icbiu_err_biu)
668
);
669
 
670
//
671
// Instantiation of Instruction Cache
672
//
673
or1200_cpu or1200_cpu(
674
        .clk(clk_i),
675
        .rst(rst_i),
676
 
677
        // Connection QMEM and IFETCHER inside CPU
678
        .ic_en(ic_en),
679
        .icpu_adr_o(icpu_adr_cpu),
680
        .icpu_cycstb_o(icpu_cycstb_cpu),
681
        .icpu_sel_o(icpu_sel_cpu),
682
        .icpu_tag_o(icpu_tag_cpu),
683
        .icpu_dat_i(icpu_dat_qmem),
684
        .icpu_ack_i(icpu_ack_qmem),
685
        .icpu_rty_i(icpu_rty_immu),
686
        .icpu_adr_i(icpu_adr_immu),
687
        .icpu_err_i(icpu_err_immu),
688
        .icpu_tag_i(icpu_tag_immu),
689
 
690
        // Connection CPU to external Debug port
691
        .ex_freeze(ex_freeze),
692
        .ex_insn(ex_insn),
693
        .id_pc(id_pc),
694
        .branch_op(branch_op),
695
        .du_stall(du_stall),
696
        .du_addr(du_addr),
697
        .du_dat_du(du_dat_du),
698
        .du_read(du_read),
699
        .du_write(du_write),
700
        .du_dsr(du_dsr),
701
        .du_except(du_except),
702
        .du_dat_cpu(du_dat_cpu),
703
        .du_hwbkpt(du_hwbkpt),
704
        .rf_dataw(rf_dataw),
705
 
706
 
707
        // Connection IMMU and CPU internally
708
        .immu_en(immu_en),
709
 
710
        // Connection QMEM and CPU
711
        .dc_en(dc_en),
712
        .dcpu_adr_o(dcpu_adr_cpu),
713
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
714
        .dcpu_we_o(dcpu_we_cpu),
715
        .dcpu_sel_o(dcpu_sel_cpu),
716
        .dcpu_tag_o(dcpu_tag_cpu),
717
        .dcpu_dat_o(dcpu_dat_cpu),
718
        .dcpu_dat_i(dcpu_dat_qmem),
719
        .dcpu_ack_i(dcpu_ack_qmem),
720
        .dcpu_rty_i(dcpu_rty_qmem),
721
        .dcpu_err_i(dcpu_err_dmmu),
722
        .dcpu_tag_i(dcpu_tag_dmmu),
723
 
724
        // Connection DMMU and CPU internally
725
        .dmmu_en(dmmu_en),
726
 
727
        // Connection PIC and CPU's EXCEPT
728
        .sig_int(sig_int),
729
        .sig_tick(sig_tick),
730
 
731
        // SPRs
732
        .supv(supv),
733
        .spr_addr(spr_addr),
734
        .spr_dat_cpu(spr_dat_cpu),
735
        .spr_dat_pic(spr_dat_pic),
736
        .spr_dat_tt(spr_dat_tt),
737
        .spr_dat_pm(spr_dat_pm),
738
        .spr_dat_dmmu(spr_dat_dmmu),
739
        .spr_dat_immu(spr_dat_immu),
740
        .spr_dat_du(spr_dat_du),
741
        .spr_dat_npc(spr_dat_npc),
742
        .spr_cs(spr_cs),
743
        .spr_we(spr_we)
744
);
745
 
746
//
747
// Instantiation of DMMU
748
//
749
or1200_dmmu_top or1200_dmmu_top(
750
        // Rst and clk
751
        .clk(clk_i),
752
        .rst(rst_i),
753
 
754
`ifdef OR1200_BIST
755
        // RAM BIST
756
        .mbist_si_i(mbist_dmmu_si),
757
        .mbist_so_o(mbist_dmmu_so),
758
        .mbist_ctrl_i(mbist_ctrl_i),
759
`endif
760
 
761
        // CPU i/f
762
        .dc_en(dc_en),
763
        .dmmu_en(dmmu_en),
764
        .supv(supv),
765
        .dcpu_adr_i(dcpu_adr_cpu),
766
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
767
        .dcpu_we_i(dcpu_we_cpu),
768
        .dcpu_tag_o(dcpu_tag_dmmu),
769
        .dcpu_err_o(dcpu_err_dmmu),
770
 
771
        // SPR access
772
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
773
        .spr_write(spr_we),
774
        .spr_addr(spr_addr),
775
        .spr_dat_i(spr_dat_cpu),
776
        .spr_dat_o(spr_dat_dmmu),
777
 
778
        // QMEM and DMMU
779
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
780
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
781
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
782
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
783
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
784
);
785
 
786
//
787
// Instantiation of Data Cache
788
//
789
or1200_dc_top or1200_dc_top(
790
        .clk(clk_i),
791
        .rst(rst_i),
792
 
793
`ifdef OR1200_BIST
794
        // RAM BIST
795
        .mbist_si_i(mbist_dc_si),
796
        .mbist_so_o(mbist_dc_so),
797
        .mbist_ctrl_i(mbist_ctrl_i),
798
`endif
799
 
800
        // DC and QMEM
801
        .dc_en(dc_en),
802
        .dcqmem_adr_i(dcqmem_adr_qmem),
803
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
804
        .dcqmem_ci_i(dcqmem_ci_qmem),
805
        .dcqmem_we_i(dcqmem_we_qmem),
806
        .dcqmem_sel_i(dcqmem_sel_qmem),
807
        .dcqmem_tag_i(dcqmem_tag_qmem),
808
        .dcqmem_dat_i(dcqmem_dat_qmem),
809
        .dcqmem_dat_o(dcqmem_dat_dc),
810
        .dcqmem_ack_o(dcqmem_ack_dc),
811
        .dcqmem_rty_o(dcqmem_rty_dc),
812
        .dcqmem_err_o(dcqmem_err_dc),
813
        .dcqmem_tag_o(dcqmem_tag_dc),
814
 
815
        // SPR access
816
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
817
        .spr_write(spr_we),
818
        .spr_dat_i(spr_dat_cpu),
819
 
820
        // DC and BIU
821
        .dcsb_dat_o(dcsb_dat_dc),
822
        .dcsb_adr_o(dcsb_adr_dc),
823
        .dcsb_cyc_o(dcsb_cyc_dc),
824
        .dcsb_stb_o(dcsb_stb_dc),
825
        .dcsb_we_o(dcsb_we_dc),
826
        .dcsb_sel_o(dcsb_sel_dc),
827
        .dcsb_cab_o(dcsb_cab_dc),
828
        .dcsb_dat_i(dcsb_dat_sb),
829
        .dcsb_ack_i(dcsb_ack_sb),
830
        .dcsb_err_i(dcsb_err_sb)
831
);
832
 
833
//
834
// Instantiation of embedded memory - qmem
835
//
836
or1200_qmem_top or1200_qmem_top(
837
        .clk(clk_i),
838
        .rst(rst_i),
839
 
840
`ifdef OR1200_BIST
841
        // RAM BIST
842
        .mbist_si_i(mbist_qmem_si),
843
        .mbist_so_o(mbist_qmem_so),
844
        .mbist_ctrl_i(mbist_ctrl_i),
845
`endif
846
 
847
        // QMEM and CPU/IMMU
848
        .qmemimmu_adr_i(qmemimmu_adr_immu),
849
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
850
        .qmemimmu_ci_i(qmemimmu_ci_immu),
851
        .qmemicpu_sel_i(icpu_sel_cpu),
852
        .qmemicpu_tag_i(icpu_tag_cpu),
853
        .qmemicpu_dat_o(icpu_dat_qmem),
854
        .qmemicpu_ack_o(icpu_ack_qmem),
855
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
856
        .qmemimmu_err_o(qmemimmu_err_qmem),
857
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
858
 
859
        // QMEM and IC
860
        .icqmem_adr_o(icqmem_adr_qmem),
861
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
862
        .icqmem_ci_o(icqmem_ci_qmem),
863
        .icqmem_sel_o(icqmem_sel_qmem),
864
        .icqmem_tag_o(icqmem_tag_qmem),
865
        .icqmem_dat_i(icqmem_dat_ic),
866
        .icqmem_ack_i(icqmem_ack_ic),
867
        .icqmem_rty_i(icqmem_rty_ic),
868
        .icqmem_err_i(icqmem_err_ic),
869
        .icqmem_tag_i(icqmem_tag_ic),
870
 
871
        // QMEM and CPU/DMMU
872
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
873
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
874
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
875
        .qmemdcpu_we_i(dcpu_we_cpu),
876
        .qmemdcpu_sel_i(dcpu_sel_cpu),
877
        .qmemdcpu_tag_i(dcpu_tag_cpu),
878
        .qmemdcpu_dat_i(dcpu_dat_cpu),
879
        .qmemdcpu_dat_o(dcpu_dat_qmem),
880
        .qmemdcpu_ack_o(dcpu_ack_qmem),
881
        .qmemdcpu_rty_o(dcpu_rty_qmem),
882
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
883
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
884
 
885
        // QMEM and DC
886
        .dcqmem_adr_o(dcqmem_adr_qmem),
887
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
888
        .dcqmem_ci_o(dcqmem_ci_qmem),
889
        .dcqmem_we_o(dcqmem_we_qmem),
890
        .dcqmem_sel_o(dcqmem_sel_qmem),
891
        .dcqmem_tag_o(dcqmem_tag_qmem),
892
        .dcqmem_dat_o(dcqmem_dat_qmem),
893
        .dcqmem_dat_i(dcqmem_dat_dc),
894
        .dcqmem_ack_i(dcqmem_ack_dc),
895
        .dcqmem_rty_i(dcqmem_rty_dc),
896
        .dcqmem_err_i(dcqmem_err_dc),
897
        .dcqmem_tag_i(dcqmem_tag_dc)
898
);
899
 
900
//
901
// Instantiation of Store Buffer
902
//
903
or1200_sb or1200_sb(
904
        // RISC clock, reset
905
        .clk(clk_i),
906
        .rst(rst_i),
907
 
908
        // Internal RISC bus (DC<->SB)
909
        .dcsb_dat_i(dcsb_dat_dc),
910
        .dcsb_adr_i(dcsb_adr_dc),
911
        .dcsb_cyc_i(dcsb_cyc_dc),
912
        .dcsb_stb_i(dcsb_stb_dc),
913
        .dcsb_we_i(dcsb_we_dc),
914
        .dcsb_sel_i(dcsb_sel_dc),
915
        .dcsb_cab_i(dcsb_cab_dc),
916
        .dcsb_dat_o(dcsb_dat_sb),
917
        .dcsb_ack_o(dcsb_ack_sb),
918
        .dcsb_err_o(dcsb_err_sb),
919
 
920
        // SB and BIU
921
        .sbbiu_dat_o(sbbiu_dat_sb),
922
        .sbbiu_adr_o(sbbiu_adr_sb),
923
        .sbbiu_cyc_o(sbbiu_cyc_sb),
924
        .sbbiu_stb_o(sbbiu_stb_sb),
925
        .sbbiu_we_o(sbbiu_we_sb),
926
        .sbbiu_sel_o(sbbiu_sel_sb),
927
        .sbbiu_cab_o(sbbiu_cab_sb),
928
        .sbbiu_dat_i(sbbiu_dat_biu),
929
        .sbbiu_ack_i(sbbiu_ack_biu),
930
        .sbbiu_err_i(sbbiu_err_biu)
931
);
932
 
933
//
934
// Instantiation of Debug Unit
935
//
936
or1200_du or1200_du(
937
        // RISC Internal Interface
938
        .clk(clk_i),
939
        .rst(rst_i),
940
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
941
        .dcpu_we_i(dcpu_we_cpu),
942
        .dcpu_adr_i(dcpu_adr_cpu),
943
        .dcpu_dat_lsu(dcpu_dat_cpu),
944
        .dcpu_dat_dc(dcpu_dat_qmem),
945
        .icpu_cycstb_i(icpu_cycstb_cpu),
946
        .ex_freeze(ex_freeze),
947
        .branch_op(branch_op),
948
        .ex_insn(ex_insn),
949
        .id_pc(id_pc),
950
        .du_dsr(du_dsr),
951
 
952
        // For Trace buffer
953
        .spr_dat_npc(spr_dat_npc),
954
        .rf_dataw(rf_dataw),
955
 
956
        // DU's access to SPR unit
957
        .du_stall(du_stall),
958
        .du_addr(du_addr),
959
        .du_dat_i(du_dat_cpu),
960
        .du_dat_o(du_dat_du),
961
        .du_read(du_read),
962
        .du_write(du_write),
963
        .du_except(du_except),
964
        .du_hwbkpt(du_hwbkpt),
965
 
966
        // Access to DU's SPRs
967
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
968
        .spr_write(spr_we),
969
        .spr_addr(spr_addr),
970
        .spr_dat_i(spr_dat_cpu),
971
        .spr_dat_o(spr_dat_du),
972
 
973
        // External Debug Interface
974
        .dbg_stall_i(dbg_stall_i),
975
        .dbg_ewt_i(dbg_ewt_i),
976
        .dbg_lss_o(dbg_lss_o),
977
        .dbg_is_o(dbg_is_o),
978
        .dbg_wp_o(dbg_wp_o),
979
        .dbg_bp_o(dbg_bp_o),
980
        .dbg_stb_i(dbg_stb_i),
981
        .dbg_we_i(dbg_we_i),
982
        .dbg_adr_i(dbg_adr_i),
983
        .dbg_dat_i(dbg_dat_i),
984
        .dbg_dat_o(dbg_dat_o),
985
        .dbg_ack_o(dbg_ack_o)
986
);
987
 
988
//
989
// Programmable interrupt controller
990
//
991
or1200_pic or1200_pic(
992
        // RISC Internal Interface
993
        .clk(clk_i),
994
        .rst(rst_i),
995
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
996
        .spr_write(spr_we),
997
        .spr_addr(spr_addr),
998
        .spr_dat_i(spr_dat_cpu),
999
        .spr_dat_o(spr_dat_pic),
1000
        .pic_wakeup(pic_wakeup),
1001
        .intr(sig_int),
1002
 
1003
        // PIC Interface
1004
        .pic_int(pic_ints_i)
1005
);
1006
 
1007
//
1008
// Instantiation of Tick timer
1009
//
1010
or1200_tt or1200_tt(
1011
        // RISC Internal Interface
1012
        .clk(clk_i),
1013
        .rst(rst_i),
1014
        .du_stall(du_stall),
1015
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
1016
        .spr_write(spr_we),
1017
        .spr_addr(spr_addr),
1018
        .spr_dat_i(spr_dat_cpu),
1019
        .spr_dat_o(spr_dat_tt),
1020
        .intr(sig_tick)
1021
);
1022
 
1023
//
1024
// Instantiation of Power Management
1025
//
1026
or1200_pm or1200_pm(
1027
        // RISC Internal Interface
1028
        .clk(clk_i),
1029
        .rst(rst_i),
1030
        .pic_wakeup(pic_wakeup),
1031
        .spr_write(spr_we),
1032
        .spr_addr(spr_addr),
1033
        .spr_dat_i(spr_dat_cpu),
1034
        .spr_dat_o(spr_dat_pm),
1035
 
1036
        // Power Management Interface
1037
        .pm_cpustall(pm_cpustall_i),
1038
        .pm_clksd(pm_clksd_o),
1039
        .pm_dc_gate(pm_dc_gate_o),
1040
        .pm_ic_gate(pm_ic_gate_o),
1041
        .pm_dmmu_gate(pm_dmmu_gate_o),
1042
        .pm_immu_gate(pm_immu_gate_o),
1043
        .pm_tt_gate(pm_tt_gate_o),
1044
        .pm_cpu_gate(pm_cpu_gate_o),
1045
        .pm_wakeup(pm_wakeup_o),
1046
        .pm_lvolt(pm_lvolt_o)
1047
);
1048
 
1049
 
1050
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.