OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [rtl/] [rtl_cm2/] [verilog/] [or1200_ic_ram.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's IC RAMs                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of Instruction cache data rams                ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.5  2004/04/08 11:00:46  simont
48
// Add support for 512B instruction cache.
49
//
50
// Revision 1.4  2004/04/05 08:29:57  lampret
51
// Merged branch_qmem into main tree.
52
//
53
// Revision 1.2.4.1  2003/12/09 11:46:48  simons
54
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
55
//
56
// Revision 1.2  2002/10/17 20:04:40  lampret
57
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
58
//
59
// Revision 1.1  2002/01/03 08:16:15  lampret
60
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
61
//
62
// Revision 1.9  2001/10/21 17:57:16  lampret
63
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
64
//
65
// Revision 1.8  2001/10/14 13:12:09  lampret
66
// MP3 version.
67
//
68
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
69
// no message
70
//
71
// Revision 1.3  2001/08/09 13:39:33  lampret
72
// Major clean-up.
73
//
74
// Revision 1.2  2001/07/22 03:31:54  lampret
75
// Fixed RAM's oen bug. Cache bypass under development.
76
//
77
// Revision 1.1  2001/07/20 00:46:03  lampret
78
// Development version of RTL. Libraries are missing.
79
//
80
//
81
 
82
// synopsys translate_off
83
`include "timescale.v"
84
// synopsys translate_on
85
`include "or1200_defines.v"
86
 
87
module or1200_ic_ram_cm2(
88
                clk_i_cml_1,
89
                cmls,
90
 
91
        // Clock and reset
92
        clk, rst,
93
 
94
`ifdef OR1200_BIST
95
        // RAM BIST
96
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
97
`endif
98
 
99
        // Internal i/f
100
        addr, en, we, datain, dataout
101
);
102
 
103
 
104
input clk_i_cml_1;
105
input cmls;
106
reg  en_cml_1;
107
 
108
 
109
 
110
parameter dw = `OR1200_OPERAND_WIDTH;
111
parameter aw = `OR1200_ICINDX;
112
 
113
//
114
// I/O
115
//
116
input                           clk;
117
input                           rst;
118
input   [aw-1:0]         addr;
119
input                           en;
120
input   [3:0]                    we;
121
input   [dw-1:0]         datain;
122
output  [dw-1:0]         dataout;
123
 
124
`ifdef OR1200_BIST
125
//
126
// RAM BIST
127
//
128
input mbist_si_i;
129
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
130
output mbist_so_o;
131
`endif
132
 
133
`ifdef OR1200_NO_IC
134
 
135
//
136
// Insn cache not implemented
137
//
138
assign dataout = {dw{1'b0}};
139
`ifdef OR1200_BIST
140
assign mbist_so_o = mbist_si_i;
141
`endif
142
 
143
`else
144
 
145
`ifdef OR1200_RAM_MODELS_VIRTEX
146
 
147
//
148
//      Non-generic FPGA model instantiations
149
//
150
 
151
 
152
wire en_wire;
153
wire [0 : 0] we_wire;
154
wire [10 : 0] addr_wire;
155
wire [31 : 0] datain_wire;
156
 
157
 
158
// SynEDA CoreMultiplier
159
// assignment(s): en_wire
160
// replace(s): en
161
assign en_wire = en_cml_1;
162
assign we_wire = we[0];
163
assign addr_wire = addr;
164
assign datain_wire = datain;
165
 
166
ic_ram_sub_cm2 ic_ram0 (
167
                .clk_i_cml_1(clk_i_cml_1),
168
                .cmls(cmls),
169
        .clka(clk),
170
        .ena(en_wire),
171
        .wea(we_wire), // Bus [0 : 0] 
172
        .addra(addr_wire), // Bus [10 : 0] 
173
        .dina(datain_wire), // Bus [31 : 0] 
174
        .clkb(clk),
175
        .addrb(addr_wire),
176
        .doutb(dataout)); // Bus [31 : 0] 
177
 
178
`else
179
 
180
//
181
// Instantiation of IC RAM block
182
//
183
`ifdef OR1200_IC_1W_512B
184
or1200_spram_128x32 ic_ram0(
185
`endif
186
`ifdef OR1200_IC_1W_4KB
187
or1200_spram_1024x32 ic_ram0(
188
`endif
189
`ifdef OR1200_IC_1W_8KB
190
or1200_spram_2048x32 ic_ram0(
191
`endif
192
`ifdef OR1200_BIST
193
        // RAM BIST
194
        .mbist_si_i(mbist_si_i),
195
        .mbist_so_o(mbist_so_o),
196
        .mbist_ctrl_i(mbist_ctrl_i),
197
`endif
198
        .clk(clk),
199
        .rst(rst),
200
        .ce(en),
201
        .we(we[0]),
202
        .oe(1'b1),
203
        .addr(addr),
204
        .di(datain),
205
        .doq(dataout)
206
);
207
 
208
`endif
209
`endif
210
 
211
 
212
always @ (posedge clk_i_cml_1) begin
213
en_cml_1 <= en;
214
end
215
endmodule
216
 
217
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.