OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [rtl/] [rtl_cm2/] [verilog/] [or1200_immu_tlb.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Instruction TLB                                    ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of ITLB.                                      ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.8  2004/04/05 08:29:57  lampret
48
// Merged branch_qmem into main tree.
49
//
50
// Revision 1.6.4.1  2003/12/09 11:46:48  simons
51
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
52
//
53
// Revision 1.6  2002/10/28 16:34:32  mohor
54
// RAMs wrong connected to the BIST scan chain.
55
//
56
// Revision 1.5  2002/10/17 20:04:40  lampret
57
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
58
//
59
// Revision 1.4  2002/08/14 06:23:50  lampret
60
// Disabled ITLB translation when 1) doing access to ITLB SPRs or 2) crossing page. This modification was tested only with parts of IMMU test - remaining test cases needs to be run.
61
//
62
// Revision 1.3  2002/02/11 04:33:17  lampret
63
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
64
//
65
// Revision 1.2  2002/01/28 01:16:00  lampret
66
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
67
//
68
// Revision 1.1  2002/01/03 08:16:15  lampret
69
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
70
//
71
// Revision 1.8  2001/10/21 17:57:16  lampret
72
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
73
//
74
// Revision 1.7  2001/10/14 13:12:09  lampret
75
// MP3 version.
76
//
77
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
78
// no message
79
//
80
//
81
 
82
// synopsys translate_off
83
`include "timescale.v"
84
// synopsys translate_on
85
`include "or1200_defines.v"
86
 
87
//
88
// Insn TLB
89
//
90
 
91
module or1200_immu_tlb_cm2(
92
                clk_i_cml_1,
93
                cmls,
94
 
95
        // Rst and clk
96
        clk, rst,
97
 
98
        // I/F for translation
99
        tlb_en, vaddr, hit, ppn, uxe, sxe, ci,
100
 
101
`ifdef OR1200_BIST
102
        // RAM BIST
103
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
104
`endif
105
 
106
        // SPR access
107
        spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o
108
);
109
 
110
 
111
input clk_i_cml_1;
112
input cmls;
113
reg [ 32 - 1 : 0 ] vaddr_cml_1;
114
reg [ 31 : 13 ] ppn_cml_1;
115
reg  uxe_cml_1;
116
reg  sxe_cml_1;
117
reg  spr_cs_cml_1;
118
reg  spr_write_cml_1;
119
reg [ 31 : 0 ] spr_addr_cml_1;
120
reg [ 31 : 0 ] spr_dat_i_cml_1;
121
reg [ 31 : 13 + 6 - 1 + 1 ] vpn_cml_1;
122
reg  v_cml_1;
123
reg [ 32 - 13 + 3 - 1 : 0 ] tlb_tr_ram_out_cml_1;
124
 
125
 
126
 
127
parameter dw = `OR1200_OPERAND_WIDTH;
128
parameter aw = `OR1200_OPERAND_WIDTH;
129
 
130
//
131
// I/O
132
//
133
 
134
//
135
// Clock and reset
136
//
137
input                           clk;
138
input                           rst;
139
 
140
//
141
// I/F for translation
142
//
143
input                           tlb_en;
144
input   [aw-1:0]         vaddr;
145
output                          hit;
146
output  [31:`OR1200_IMMU_PS]    ppn;
147
output                          uxe;
148
output                          sxe;
149
output                          ci;
150
 
151
`ifdef OR1200_BIST
152
//
153
// RAM BIST
154
//
155
input mbist_si_i;
156
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
157
output mbist_so_o;
158
`endif
159
 
160
//
161
// SPR access
162
//
163
input                           spr_cs;
164
input                           spr_write;
165
input   [31:0]                   spr_addr;
166
input   [31:0]                   spr_dat_i;
167
output  [31:0]                   spr_dat_o;
168
 
169
//
170
// Internal wires and regs
171
//
172
wire    [`OR1200_ITLB_TAG]      vpn;
173
wire                            v;
174
wire    [`OR1200_ITLB_INDXW-1:0] tlb_index;
175
wire                            tlb_mr_en;
176
wire                            tlb_mr_we;
177
wire    [`OR1200_ITLBMRW-1:0]    tlb_mr_ram_in;
178
wire    [`OR1200_ITLBMRW-1:0]    tlb_mr_ram_out;
179
wire                            tlb_tr_en;
180
wire                            tlb_tr_we;
181
wire    [`OR1200_ITLBTRW-1:0]    tlb_tr_ram_in;
182
wire    [`OR1200_ITLBTRW-1:0]    tlb_tr_ram_out;
183
 
184
// BIST
185
`ifdef OR1200_BIST
186
wire                        itlb_mr_ram_si;
187
wire                        itlb_mr_ram_so;
188
wire                        itlb_tr_ram_si;
189
wire                        itlb_tr_ram_so;
190
`endif
191
 
192
//
193
// Implemented bits inside match and translate registers
194
//
195
// itlbwYmrX: vpn 31-19  v 0
196
// itlbwYtrX: ppn 31-13  uxe 7  sxe 6
197
//
198
// itlb memory width:
199
// 19 bits for ppn
200
// 13 bits for vpn
201
// 1 bit for valid
202
// 2 bits for protection
203
// 1 bit for cache inhibit
204
 
205
//
206
// Enable for Match registers
207
//
208
 
209
// SynEDA CoreMultiplier
210
// assignment(s): tlb_mr_en
211
// replace(s): spr_cs, spr_addr
212
assign tlb_mr_en = tlb_en | (spr_cs_cml_1 & !spr_addr_cml_1[`OR1200_ITLB_TM_ADDR]);
213
 
214
//
215
// Write enable for Match registers
216
//
217
 
218
// SynEDA CoreMultiplier
219
// assignment(s): tlb_mr_we
220
// replace(s): spr_cs, spr_write, spr_addr
221
assign tlb_mr_we = spr_cs_cml_1 & spr_write_cml_1 & !spr_addr_cml_1[`OR1200_ITLB_TM_ADDR];
222
 
223
//
224
// Enable for Translate registers
225
//
226
 
227
// SynEDA CoreMultiplier
228
// assignment(s): tlb_tr_en
229
// replace(s): spr_cs, spr_addr
230
assign tlb_tr_en = tlb_en | (spr_cs_cml_1 & spr_addr_cml_1[`OR1200_ITLB_TM_ADDR]);
231
 
232
//
233
// Write enable for Translate registers
234
//
235
 
236
// SynEDA CoreMultiplier
237
// assignment(s): tlb_tr_we
238
// replace(s): spr_cs, spr_write, spr_addr
239
assign tlb_tr_we = spr_cs_cml_1 & spr_write_cml_1 & spr_addr_cml_1[`OR1200_ITLB_TM_ADDR];
240
 
241
//
242
// Output to SPRS unit
243
//
244
 
245
// SynEDA CoreMultiplier
246
// assignment(s): spr_dat_o
247
// replace(s): ppn, uxe, sxe, spr_write, spr_addr, vpn, v
248
assign spr_dat_o = (!spr_write_cml_1 & !spr_addr_cml_1[`OR1200_ITLB_TM_ADDR]) ?
249
                        {vpn_cml_1, tlb_index & {`OR1200_ITLB_INDXW{v_cml_1}}, {`OR1200_ITLB_TAGW-7{1'b0}}, 1'b0, 5'b00000, v_cml_1} :
250
                (!spr_write_cml_1 & spr_addr_cml_1[`OR1200_ITLB_TM_ADDR]) ?
251
                        {ppn_cml_1, {`OR1200_IMMU_PS-8{1'b0}}, uxe_cml_1, sxe_cml_1, {4{1'b0}}, ci, 1'b0} :
252
                        32'h00000000;
253
 
254
//
255
// Assign outputs from Match registers
256
//
257
//assign {vpn, v} = tlb_mr_ram_out;
258
assign vpn = tlb_mr_ram_out[13:1];
259
assign v = tlb_mr_ram_out[0];
260
 
261
//
262
// Assign to Match registers inputs
263
//
264
 
265
// SynEDA CoreMultiplier
266
// assignment(s): tlb_mr_ram_in
267
// replace(s): spr_dat_i
268
assign tlb_mr_ram_in = {spr_dat_i_cml_1[`OR1200_ITLB_TAG], spr_dat_i_cml_1[`OR1200_ITLBMR_V_BITS]};
269
 
270
//
271
// Assign outputs from Translate registers
272
//
273
//assign {ppn, uxe, sxe, ci} = tlb_tr_ram_out;
274
assign ppn = tlb_tr_ram_out[21:3];
275
assign uxe = tlb_tr_ram_out[2];
276
assign sxe = tlb_tr_ram_out[1];
277
 
278
// SynEDA CoreMultiplier
279
// assignment(s): ci
280
// replace(s): tlb_tr_ram_out
281
assign ci = tlb_tr_ram_out_cml_1[0];
282
 
283
//
284
// Assign to Translate registers inputs
285
//
286
 
287
// SynEDA CoreMultiplier
288
// assignment(s): tlb_tr_ram_in
289
// replace(s): spr_dat_i
290
assign tlb_tr_ram_in = {spr_dat_i_cml_1[31:`OR1200_IMMU_PS],
291
                        spr_dat_i_cml_1[`OR1200_ITLBTR_UXE_BITS],
292
                        spr_dat_i_cml_1[`OR1200_ITLBTR_SXE_BITS],
293
                        spr_dat_i_cml_1[`OR1200_ITLBTR_CI_BITS]};
294
 
295
//
296
// Generate hit
297
//
298
 
299
// SynEDA CoreMultiplier
300
// assignment(s): hit
301
// replace(s): vaddr, vpn, v
302
assign hit = (vpn_cml_1 == vaddr_cml_1[`OR1200_ITLB_TAG]) & v_cml_1;
303
 
304
//
305
// TLB index is normally vaddr[18:13]. If it is SPR access then index is
306
// spr_addr[5:0].
307
//
308
 
309
// SynEDA CoreMultiplier
310
// assignment(s): tlb_index
311
// replace(s): vaddr, spr_cs, spr_addr
312
assign tlb_index = spr_cs_cml_1 ? spr_addr_cml_1[`OR1200_ITLB_INDXW-1:0] : vaddr_cml_1[`OR1200_ITLB_INDX];
313
 
314
 
315
`ifdef OR1200_BIST
316
assign itlb_mr_ram_si = mbist_si_i;
317
assign itlb_tr_ram_si = itlb_mr_ram_so;
318
assign mbist_so_o = itlb_tr_ram_so;
319
`endif
320
 
321
 
322
`ifdef OR1200_RAM_MODELS_VIRTEX
323
 
324
//
325
//      Non-generic FPGA model instantiations
326
//
327
 
328
wire tlb_tr_en_wire;
329
wire [0 : 0] tlb_tr_we_wire;
330
wire [5 : 0] tlb_index_wire;
331
wire [21 : 0] tlb_tr_ram_in_wire;
332
 
333
assign tlb_tr_en_wire = tlb_tr_en;
334
assign tlb_tr_we_wire = tlb_tr_we;
335
assign tlb_index_wire = tlb_index;
336
assign tlb_tr_ram_in_wire = tlb_tr_ram_in;
337
 
338
itlb_tr_sub_cm2 itlb_tr_ram (
339
                .clk_i_cml_1(clk_i_cml_1),
340
                .cmls(cmls),
341
        .clka(clk),
342
        .ena(tlb_tr_en_wire),
343
        .wea(tlb_tr_we_wire), // Bus [0 : 0] 
344
        .addra(tlb_index_wire), // Bus [5 : 0] 
345
        .dina(tlb_tr_ram_in_wire), // Bus [21 : 0] 
346
        .clkb(clk),
347
        .addrb(tlb_index_wire),
348
        .doutb(tlb_tr_ram_out)); // Bus [21 : 0] 
349
 
350
wire tlb_mr_en_wire;
351
wire [0 : 0] tlb_mr_we_wire;
352
wire [13 : 0] tlb_mr_ram_in_wire;
353
 
354
assign tlb_mr_en_wire = tlb_mr_en;
355
assign tlb_mr_we_wire = tlb_mr_we;
356
assign tlb_mr_ram_in_wire = tlb_mr_ram_in;
357
 
358
itlb_mr_sub_cm2 itlb_mr_ram (
359
                .clk_i_cml_1(clk_i_cml_1),
360
                .cmls(cmls),
361
        .clka(clk),
362
        .ena(tlb_mr_en_wire),
363
        .wea(tlb_mr_we_wire), // Bus [0 : 0] 
364
        .addra(tlb_index_wire), // Bus [5 : 0] 
365
        .dina(tlb_mr_ram_in_wire), // Bus [13 : 0] 
366
        .clkb(clk),
367
        .addrb(tlb_index_wire),
368
        .doutb(tlb_mr_ram_out)); // Bus [13 : 0]
369
 
370
`else
371
 
372
 
373
//
374
// Instantiation of ITLB Translate Registers
375
//
376
or1200_spram_64x22 itlb_tr_ram(
377
        .clk(clk),
378
        .rst(rst),
379
`ifdef OR1200_BIST
380
        // RAM BIST
381
        .mbist_si_i(itlb_tr_ram_si),
382
        .mbist_so_o(itlb_tr_ram_so),
383
        .mbist_ctrl_i(mbist_ctrl_i),
384
`endif
385
        .ce(tlb_tr_en),
386
        .we(tlb_tr_we),
387
        .oe(1'b1),
388
        .addr(tlb_index),
389
        .di(tlb_tr_ram_in),
390
        .doq(tlb_tr_ram_out)
391
);
392
 
393
 
394
//
395
// Instantiation of ITLB Match Registers
396
//
397
or1200_spram_64x14 itlb_mr_ram(
398
        .clk(clk),
399
        .rst(rst),
400
`ifdef OR1200_BIST
401
        // RAM BIST
402
        .mbist_si_i(itlb_mr_ram_si),
403
        .mbist_so_o(itlb_mr_ram_so),
404
        .mbist_ctrl_i(mbist_ctrl_i),
405
`endif
406
        .ce(tlb_mr_en),
407
        .we(tlb_mr_we),
408
        .oe(1'b1),
409
        .addr(tlb_index),
410
        .di(tlb_mr_ram_in),
411
        .doq(tlb_mr_ram_out)
412
);
413
 
414
`endif
415
 
416
 
417
always @ (posedge clk_i_cml_1) begin
418
vaddr_cml_1 <= vaddr;
419
ppn_cml_1 <= ppn;
420
uxe_cml_1 <= uxe;
421
sxe_cml_1 <= sxe;
422
spr_cs_cml_1 <= spr_cs;
423
spr_write_cml_1 <= spr_write;
424
spr_addr_cml_1 <= spr_addr;
425
spr_dat_i_cml_1 <= spr_dat_i;
426
vpn_cml_1 <= vpn;
427
v_cml_1 <= v;
428
tlb_tr_ram_out_cml_1 <= tlb_tr_ram_out;
429
end
430
endmodule
431
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.