OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [rtl/] [rtl_cm3/] [verilog/] [or1200_reg2mem.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's reg2mem aligner                                    ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Aligns register data to memory alignment.                   ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.1  2002/01/03 08:16:15  lampret
48
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
49
//
50
// Revision 1.9  2001/10/21 17:57:16  lampret
51
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
52
//
53
// Revision 1.8  2001/10/19 23:28:46  lampret
54
// Fixed some synthesis warnings. Configured with caches and MMUs.
55
//
56
// Revision 1.7  2001/10/14 13:12:10  lampret
57
// MP3 version.
58
//
59
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
60
// no message
61
//
62
// Revision 1.2  2001/08/09 13:39:33  lampret
63
// Major clean-up.
64
//
65
// Revision 1.1  2001/07/20 00:46:21  lampret
66
// Development version of RTL. Libraries are missing.
67
//
68
//
69
 
70
// synopsys translate_off
71
`include "timescale.v"
72
// synopsys translate_on
73
`include "or1200_defines.v"
74
 
75
module or1200_reg2mem_cm3(
76
                clk_i_cml_1,
77
                clk_i_cml_2,
78
                addr, lsu_op, regdata, memdata);
79
 
80
 
81
input clk_i_cml_1;
82
input clk_i_cml_2;
83
reg [ 1 : 0 ] addr_cml_2;
84
reg [ 4 - 1 : 0 ] lsu_op_cml_2;
85
reg [ 4 - 1 : 0 ] lsu_op_cml_1;
86
reg [ 32 - 1 : 0 ] regdata_cml_2;
87
reg [ 32 - 1 : 0 ] regdata_cml_1;
88
 
89
 
90
 
91
parameter width = `OR1200_OPERAND_WIDTH;
92
 
93
//
94
// I/O
95
//
96
input   [1:0]                    addr;
97
input   [`OR1200_LSUOP_WIDTH-1:0]        lsu_op;
98
input   [width-1:0]              regdata;
99
output  [width-1:0]              memdata;
100
 
101
//
102
// Internal regs and wires
103
//
104
reg     [7:0]                    memdata_hh;
105
reg     [7:0]                    memdata_hl;
106
reg     [7:0]                    memdata_lh;
107
reg     [7:0]                    memdata_ll;
108
 
109
assign memdata = {memdata_hh, memdata_hl, memdata_lh, memdata_ll};
110
 
111
//
112
// Mux to memdata[31:24]
113
//
114
 
115
// SynEDA CoreMultiplier
116
// assignment(s): memdata_hh
117
// replace(s): addr, lsu_op, regdata
118
always @(lsu_op_cml_2 or addr_cml_2 or regdata_cml_2) begin
119
        casex({lsu_op_cml_2, addr_cml_2[1:0]})   // synopsys parallel_case
120
                {`OR1200_LSUOP_SB, 2'b00} : memdata_hh = regdata_cml_2[7:0];
121
                {`OR1200_LSUOP_SH, 2'b00} : memdata_hh = regdata_cml_2[15:8];
122
                default : memdata_hh = regdata_cml_2[31:24];
123
        endcase
124
end
125
 
126
//
127
// Mux to memdata[23:16]
128
//
129
 
130
// SynEDA CoreMultiplier
131
// assignment(s): memdata_hl
132
// replace(s): addr, lsu_op, regdata
133
always @(lsu_op_cml_2 or addr_cml_2 or regdata_cml_2) begin
134
        casex({lsu_op_cml_2, addr_cml_2[1:0]})   // synopsys parallel_case
135
                {`OR1200_LSUOP_SW, 2'b00} : memdata_hl = regdata_cml_2[23:16];
136
                default : memdata_hl = regdata_cml_2[7:0];
137
        endcase
138
end
139
 
140
//
141
// Mux to memdata[15:8]
142
//
143
 
144
// SynEDA CoreMultiplier
145
// assignment(s): memdata_lh
146
// replace(s): addr, lsu_op, regdata
147
always @(lsu_op_cml_2 or addr_cml_2 or regdata_cml_2) begin
148
        casex({lsu_op_cml_2, addr_cml_2[1:0]})   // synopsys parallel_case
149
                {`OR1200_LSUOP_SB, 2'b10} : memdata_lh = regdata_cml_2[7:0];
150
                default : memdata_lh = regdata_cml_2[15:8];
151
        endcase
152
end
153
 
154
//
155
// Mux to memdata[7:0]
156
//
157
 
158
// SynEDA CoreMultiplier
159
// assignment(s): memdata_ll
160
// replace(s): regdata
161
always @(regdata_cml_2)
162
        memdata_ll = regdata_cml_2[7:0];
163
 
164
 
165
always @ (posedge clk_i_cml_1) begin
166
lsu_op_cml_1 <= lsu_op;
167
regdata_cml_1 <= regdata;
168
end
169
always @ (posedge clk_i_cml_2) begin
170
addr_cml_2 <= addr;
171
lsu_op_cml_2 <= lsu_op_cml_1;
172
regdata_cml_2 <= regdata_cml_1;
173
end
174
endmodule
175
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.