1 |
2 |
tobil |
//////////////////////////////////////////////////////////////////////
|
2 |
|
|
//// ////
|
3 |
|
|
//// OR1200's Data MMU top level ////
|
4 |
|
|
//// ////
|
5 |
|
|
//// This file is part of the OpenRISC 1200 project ////
|
6 |
|
|
//// http://www.opencores.org/cores/or1k/ ////
|
7 |
|
|
//// ////
|
8 |
|
|
//// Description ////
|
9 |
|
|
//// Instantiation of all DMMU blocks. ////
|
10 |
|
|
//// ////
|
11 |
|
|
//// To Do: ////
|
12 |
|
|
//// - make it smaller and faster ////
|
13 |
|
|
//// ////
|
14 |
|
|
//// Author(s): ////
|
15 |
|
|
//// - Damjan Lampret, lampret@opencores.org ////
|
16 |
|
|
//// ////
|
17 |
|
|
//////////////////////////////////////////////////////////////////////
|
18 |
|
|
//// ////
|
19 |
|
|
//// Copyright (C) 2000 Authors and OPENCORES.ORG ////
|
20 |
|
|
//// ////
|
21 |
|
|
//// This source file may be used and distributed without ////
|
22 |
|
|
//// restriction provided that this copyright statement is not ////
|
23 |
|
|
//// removed from the file and that any derivative work contains ////
|
24 |
|
|
//// the original copyright notice and the associated disclaimer. ////
|
25 |
|
|
//// ////
|
26 |
|
|
//// This source file is free software; you can redistribute it ////
|
27 |
|
|
//// and/or modify it under the terms of the GNU Lesser General ////
|
28 |
|
|
//// Public License as published by the Free Software Foundation; ////
|
29 |
|
|
//// either version 2.1 of the License, or (at your option) any ////
|
30 |
|
|
//// later version. ////
|
31 |
|
|
//// ////
|
32 |
|
|
//// This source is distributed in the hope that it will be ////
|
33 |
|
|
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
|
34 |
|
|
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
|
35 |
|
|
//// PURPOSE. See the GNU Lesser General Public License for more ////
|
36 |
|
|
//// details. ////
|
37 |
|
|
//// ////
|
38 |
|
|
//// You should have received a copy of the GNU Lesser General ////
|
39 |
|
|
//// Public License along with this source; if not, download it ////
|
40 |
|
|
//// from http://www.opencores.org/lgpl.shtml ////
|
41 |
|
|
//// ////
|
42 |
|
|
//////////////////////////////////////////////////////////////////////
|
43 |
|
|
//
|
44 |
|
|
// CVS Revision History
|
45 |
|
|
//
|
46 |
|
|
// $Log: not supported by cvs2svn $
|
47 |
|
|
// Revision 1.7.4.2 2003/12/09 11:46:48 simons
|
48 |
|
|
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
|
49 |
|
|
//
|
50 |
|
|
// Revision 1.7.4.1 2003/07/08 15:36:37 lampret
|
51 |
|
|
// Added embedded memory QMEM.
|
52 |
|
|
//
|
53 |
|
|
// Revision 1.7 2002/10/17 20:04:40 lampret
|
54 |
|
|
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
|
55 |
|
|
//
|
56 |
|
|
// Revision 1.6 2002/03/29 15:16:55 lampret
|
57 |
|
|
// Some of the warnings fixed.
|
58 |
|
|
//
|
59 |
|
|
// Revision 1.5 2002/02/14 15:34:02 simons
|
60 |
|
|
// Lapsus fixed.
|
61 |
|
|
//
|
62 |
|
|
// Revision 1.4 2002/02/11 04:33:17 lampret
|
63 |
|
|
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
|
64 |
|
|
//
|
65 |
|
|
// Revision 1.3 2002/01/28 01:16:00 lampret
|
66 |
|
|
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
|
67 |
|
|
//
|
68 |
|
|
// Revision 1.2 2002/01/14 06:18:22 lampret
|
69 |
|
|
// Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if.
|
70 |
|
|
//
|
71 |
|
|
// Revision 1.1 2002/01/03 08:16:15 lampret
|
72 |
|
|
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
|
73 |
|
|
//
|
74 |
|
|
// Revision 1.6 2001/10/21 17:57:16 lampret
|
75 |
|
|
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
|
76 |
|
|
//
|
77 |
|
|
// Revision 1.5 2001/10/14 13:12:09 lampret
|
78 |
|
|
// MP3 version.
|
79 |
|
|
//
|
80 |
|
|
// Revision 1.1.1.1 2001/10/06 10:18:36 igorm
|
81 |
|
|
// no message
|
82 |
|
|
//
|
83 |
|
|
// Revision 1.1 2001/08/17 08:03:35 lampret
|
84 |
|
|
// *** empty log message ***
|
85 |
|
|
//
|
86 |
|
|
// Revision 1.2 2001/07/22 03:31:53 lampret
|
87 |
|
|
// Fixed RAM's oen bug. Cache bypass under development.
|
88 |
|
|
//
|
89 |
|
|
// Revision 1.1 2001/07/20 00:46:03 lampret
|
90 |
|
|
// Development version of RTL. Libraries are missing.
|
91 |
|
|
//
|
92 |
|
|
//
|
93 |
|
|
|
94 |
|
|
// synopsys translate_off
|
95 |
|
|
`include "timescale.v"
|
96 |
|
|
// synopsys translate_on
|
97 |
|
|
`include "or1200_defines.v"
|
98 |
|
|
|
99 |
|
|
//
|
100 |
|
|
// Data MMU
|
101 |
|
|
//
|
102 |
|
|
|
103 |
|
|
module or1200_dmmu_top_cm4(
|
104 |
|
|
clk_i_cml_1,
|
105 |
|
|
clk_i_cml_2,
|
106 |
|
|
clk_i_cml_3,
|
107 |
|
|
cmls,
|
108 |
|
|
|
109 |
|
|
// Rst and clk
|
110 |
|
|
clk, rst,
|
111 |
|
|
|
112 |
|
|
// CPU i/f
|
113 |
|
|
dc_en, dmmu_en, supv, dcpu_adr_i, dcpu_cycstb_i, dcpu_we_i,
|
114 |
|
|
dcpu_tag_o, dcpu_err_o,
|
115 |
|
|
|
116 |
|
|
// SPR access
|
117 |
|
|
spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o,
|
118 |
|
|
|
119 |
|
|
`ifdef OR1200_BIST
|
120 |
|
|
// RAM BIST
|
121 |
|
|
mbist_si_i, mbist_so_o, mbist_ctrl_i,
|
122 |
|
|
`endif
|
123 |
|
|
|
124 |
|
|
// DC i/f
|
125 |
|
|
qmemdmmu_err_i, qmemdmmu_tag_i, qmemdmmu_adr_o, qmemdmmu_cycstb_o, qmemdmmu_ci_o
|
126 |
|
|
);
|
127 |
|
|
|
128 |
|
|
|
129 |
|
|
input clk_i_cml_1;
|
130 |
|
|
input clk_i_cml_2;
|
131 |
|
|
input clk_i_cml_3;
|
132 |
|
|
input [1:0] cmls;
|
133 |
|
|
reg dc_en_cml_3;
|
134 |
|
|
reg dc_en_cml_2;
|
135 |
|
|
reg dc_en_cml_1;
|
136 |
|
|
reg dmmu_en_cml_3;
|
137 |
|
|
reg dmmu_en_cml_2;
|
138 |
|
|
reg dmmu_en_cml_1;
|
139 |
|
|
reg [ 32 - 1 : 0 ] dcpu_adr_i_cml_3;
|
140 |
|
|
reg [ 32 - 1 : 0 ] dcpu_adr_i_cml_2;
|
141 |
|
|
reg [ 32 - 1 : 0 ] dcpu_adr_i_cml_1;
|
142 |
|
|
reg dcpu_cycstb_i_cml_3;
|
143 |
|
|
reg dcpu_cycstb_i_cml_2;
|
144 |
|
|
reg dcpu_we_i_cml_1;
|
145 |
|
|
reg dtlb_spr_access_cml_1;
|
146 |
|
|
reg [ 31 : 13 ] dtlb_ppn_cml_2;
|
147 |
|
|
reg [ 31 : 13 ] dtlb_ppn_cml_1;
|
148 |
|
|
reg dtlb_uwe_cml_1;
|
149 |
|
|
reg dtlb_ure_cml_1;
|
150 |
|
|
reg dtlb_swe_cml_1;
|
151 |
|
|
reg dtlb_sre_cml_1;
|
152 |
|
|
reg [ 31 : 0 ] dtlb_dat_o_cml_1;
|
153 |
|
|
reg dtlb_en_cml_3;
|
154 |
|
|
reg fault_cml_3;
|
155 |
|
|
reg fault_cml_2;
|
156 |
|
|
reg miss_cml_3;
|
157 |
|
|
reg miss_cml_2;
|
158 |
|
|
reg dtlb_done_cml_3;
|
159 |
|
|
reg dtlb_done_cml_2;
|
160 |
|
|
reg dtlb_done_cml_1;
|
161 |
|
|
reg [ 31 : 13 ] dcpu_vpn_r_cml_3;
|
162 |
|
|
reg [ 31 : 13 ] dcpu_vpn_r_cml_2;
|
163 |
|
|
reg [ 31 : 13 ] dcpu_vpn_r_cml_1;
|
164 |
|
|
|
165 |
|
|
|
166 |
|
|
|
167 |
|
|
parameter dw = `OR1200_OPERAND_WIDTH;
|
168 |
|
|
parameter aw = `OR1200_OPERAND_WIDTH;
|
169 |
|
|
|
170 |
|
|
//
|
171 |
|
|
// I/O
|
172 |
|
|
//
|
173 |
|
|
|
174 |
|
|
//
|
175 |
|
|
// Clock and reset
|
176 |
|
|
//
|
177 |
|
|
input clk;
|
178 |
|
|
input rst;
|
179 |
|
|
|
180 |
|
|
//
|
181 |
|
|
// CPU I/F
|
182 |
|
|
//
|
183 |
|
|
input dc_en;
|
184 |
|
|
input dmmu_en;
|
185 |
|
|
input supv;
|
186 |
|
|
input [aw-1:0] dcpu_adr_i;
|
187 |
|
|
input dcpu_cycstb_i;
|
188 |
|
|
input dcpu_we_i;
|
189 |
|
|
output [3:0] dcpu_tag_o;
|
190 |
|
|
output dcpu_err_o;
|
191 |
|
|
|
192 |
|
|
//
|
193 |
|
|
// SPR access
|
194 |
|
|
//
|
195 |
|
|
input spr_cs;
|
196 |
|
|
input spr_write;
|
197 |
|
|
input [aw-1:0] spr_addr;
|
198 |
|
|
input [31:0] spr_dat_i;
|
199 |
|
|
output [31:0] spr_dat_o;
|
200 |
|
|
|
201 |
|
|
`ifdef OR1200_BIST
|
202 |
|
|
//
|
203 |
|
|
// RAM BIST
|
204 |
|
|
//
|
205 |
|
|
input mbist_si_i;
|
206 |
|
|
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
|
207 |
|
|
output mbist_so_o;
|
208 |
|
|
`endif
|
209 |
|
|
|
210 |
|
|
//
|
211 |
|
|
// DC I/F
|
212 |
|
|
//
|
213 |
|
|
input qmemdmmu_err_i;
|
214 |
|
|
input [3:0] qmemdmmu_tag_i;
|
215 |
|
|
output [aw-1:0] qmemdmmu_adr_o;
|
216 |
|
|
output qmemdmmu_cycstb_o;
|
217 |
|
|
output qmemdmmu_ci_o;
|
218 |
|
|
|
219 |
|
|
//
|
220 |
|
|
// Internal wires and regs
|
221 |
|
|
//
|
222 |
|
|
wire dtlb_spr_access;
|
223 |
|
|
wire [31:`OR1200_DMMU_PS] dtlb_ppn;
|
224 |
|
|
wire dtlb_hit;
|
225 |
|
|
wire dtlb_uwe;
|
226 |
|
|
wire dtlb_ure;
|
227 |
|
|
wire dtlb_swe;
|
228 |
|
|
wire dtlb_sre;
|
229 |
|
|
wire [31:0] dtlb_dat_o;
|
230 |
|
|
wire dtlb_en;
|
231 |
|
|
wire dtlb_ci;
|
232 |
|
|
wire fault;
|
233 |
|
|
wire miss;
|
234 |
|
|
`ifdef OR1200_NO_DMMU
|
235 |
|
|
`else
|
236 |
|
|
reg dtlb_done;
|
237 |
|
|
reg [31:`OR1200_DMMU_PS] dcpu_vpn_r;
|
238 |
|
|
`endif
|
239 |
|
|
|
240 |
|
|
//
|
241 |
|
|
// Implemented bits inside match and translate registers
|
242 |
|
|
//
|
243 |
|
|
// dtlbwYmrX: vpn 31-10 v 0
|
244 |
|
|
// dtlbwYtrX: ppn 31-10 swe 9 sre 8 uwe 7 ure 6
|
245 |
|
|
//
|
246 |
|
|
// dtlb memory width:
|
247 |
|
|
// 19 bits for ppn
|
248 |
|
|
// 13 bits for vpn
|
249 |
|
|
// 1 bit for valid
|
250 |
|
|
// 4 bits for protection
|
251 |
|
|
// 1 bit for cache inhibit
|
252 |
|
|
|
253 |
|
|
`ifdef OR1200_NO_DMMU
|
254 |
|
|
|
255 |
|
|
//
|
256 |
|
|
// Put all outputs in inactive state
|
257 |
|
|
//
|
258 |
|
|
assign spr_dat_o = 32'h00000000;
|
259 |
|
|
assign qmemdmmu_adr_o = dcpu_adr_i;
|
260 |
|
|
assign dcpu_tag_o = qmemdmmu_tag_i;
|
261 |
|
|
assign qmemdmmu_cycstb_o = dcpu_cycstb_i;
|
262 |
|
|
assign dcpu_err_o = qmemdmmu_err_i;
|
263 |
|
|
assign qmemdmmu_ci_o = dcpu_adr_i[31]; //`OR1200_DMMU_CI;
|
264 |
|
|
`ifdef OR1200_BIST
|
265 |
|
|
assign mbist_so_o = mbist_si_i;
|
266 |
|
|
`endif
|
267 |
|
|
|
268 |
|
|
`else
|
269 |
|
|
|
270 |
|
|
//
|
271 |
|
|
// DTLB SPR access
|
272 |
|
|
//
|
273 |
|
|
// 0A00 - 0AFF dtlbmr w0
|
274 |
|
|
// 0A00 - 0A3F dtlbmr w0 [63:0]
|
275 |
|
|
//
|
276 |
|
|
// 0B00 - 0BFF dtlbtr w0
|
277 |
|
|
// 0B00 - 0B3F dtlbtr w0 [63:0]
|
278 |
|
|
//
|
279 |
|
|
assign dtlb_spr_access = spr_cs;
|
280 |
|
|
|
281 |
|
|
//
|
282 |
|
|
// Tags:
|
283 |
|
|
//
|
284 |
|
|
// OR1200_DTAG_TE - TLB miss Exception
|
285 |
|
|
// OR1200_DTAG_PE - Page fault Exception
|
286 |
|
|
//
|
287 |
|
|
assign dcpu_tag_o = miss ? `OR1200_DTAG_TE : fault ? `OR1200_DTAG_PE : qmemdmmu_tag_i;
|
288 |
|
|
|
289 |
|
|
//
|
290 |
|
|
// dcpu_err_o
|
291 |
|
|
//
|
292 |
|
|
assign dcpu_err_o = miss | fault | qmemdmmu_err_i;
|
293 |
|
|
|
294 |
|
|
//
|
295 |
|
|
// Assert dtlb_done one clock cycle after new address and dtlb_en must be active.
|
296 |
|
|
//
|
297 |
|
|
|
298 |
|
|
// SynEDA CoreMultiplier
|
299 |
|
|
// assignment(s): dtlb_done
|
300 |
|
|
// replace(s): dcpu_cycstb_i, dtlb_en, dtlb_done
|
301 |
|
|
always @(posedge clk or posedge rst)
|
302 |
|
|
if (rst)
|
303 |
|
|
dtlb_done <= #1 1'b0;
|
304 |
|
|
else begin dtlb_done <= dtlb_done_cml_3; if (dtlb_en_cml_3)
|
305 |
|
|
dtlb_done <= #1 dcpu_cycstb_i_cml_3;
|
306 |
|
|
else
|
307 |
|
|
dtlb_done <= #1 1'b0; end
|
308 |
|
|
|
309 |
|
|
//
|
310 |
|
|
// Cut transfer if something goes wrong with translation. Also delayed signals because of translation delay.
|
311 |
|
|
//
|
312 |
|
|
|
313 |
|
|
// SynEDA CoreMultiplier
|
314 |
|
|
// assignment(s): qmemdmmu_cycstb_o
|
315 |
|
|
// replace(s): dc_en, dmmu_en, dcpu_cycstb_i, fault, miss, dtlb_done
|
316 |
|
|
assign qmemdmmu_cycstb_o = (!dc_en_cml_3 & dmmu_en_cml_3) ? ~(miss_cml_3 | fault_cml_3) & dtlb_done_cml_3 & dcpu_cycstb_i_cml_3 : ~(miss_cml_3 | fault_cml_3) & dcpu_cycstb_i_cml_3;
|
317 |
|
|
//assign qmemdmmu_cycstb_o = (dmmu_en) ? ~(miss | fault) & dcpu_cycstb_i : (miss | fault) ? 1'b0 : dcpu_cycstb_i;
|
318 |
|
|
|
319 |
|
|
//
|
320 |
|
|
// Cache Inhibit
|
321 |
|
|
//
|
322 |
|
|
assign qmemdmmu_ci_o = dmmu_en ? dtlb_done & dtlb_ci : dcpu_adr_i[31]; //`OR1200_DMMU_CI;
|
323 |
|
|
|
324 |
|
|
//
|
325 |
|
|
// Register dcpu_adr_i's VPN for use when DMMU is not enabled but PPN is expected to come
|
326 |
|
|
// one clock cycle after offset part.
|
327 |
|
|
//
|
328 |
|
|
|
329 |
|
|
// SynEDA CoreMultiplier
|
330 |
|
|
// assignment(s): dcpu_vpn_r
|
331 |
|
|
// replace(s): dcpu_adr_i, dcpu_vpn_r
|
332 |
|
|
always @(posedge clk or posedge rst)
|
333 |
|
|
if (rst)
|
334 |
|
|
dcpu_vpn_r <= #1 {31-`OR1200_DMMU_PS{1'b0}};
|
335 |
|
|
else begin dcpu_vpn_r <= dcpu_vpn_r_cml_3;
|
336 |
|
|
dcpu_vpn_r <= #1 dcpu_adr_i_cml_3[31:`OR1200_DMMU_PS]; end
|
337 |
|
|
|
338 |
|
|
//
|
339 |
|
|
// Physical address is either translated virtual address or
|
340 |
|
|
// simply equal when DMMU is disabled
|
341 |
|
|
//
|
342 |
|
|
// assign qmemdmmu_adr_o = dmmu_en ? {dtlb_ppn, dcpu_adr_i[`OR1200_DMMU_PS-1:0]} : {dcpu_vpn_r, dcpu_adr_i[`OR1200_DMMU_PS-1:0]};
|
343 |
|
|
|
344 |
|
|
// SynEDA CoreMultiplier
|
345 |
|
|
// assignment(s): qmemdmmu_adr_o
|
346 |
|
|
// replace(s): dmmu_en, dcpu_adr_i, dtlb_ppn
|
347 |
|
|
assign qmemdmmu_adr_o = dmmu_en_cml_2 ? {dtlb_ppn_cml_2, dcpu_adr_i_cml_2[`OR1200_DMMU_PS-1:0]} : dcpu_adr_i_cml_2;
|
348 |
|
|
|
349 |
|
|
//
|
350 |
|
|
// Output to SPRS unit
|
351 |
|
|
//
|
352 |
|
|
|
353 |
|
|
// SynEDA CoreMultiplier
|
354 |
|
|
// assignment(s): spr_dat_o
|
355 |
|
|
// replace(s): dtlb_spr_access, dtlb_dat_o
|
356 |
|
|
assign spr_dat_o = dtlb_spr_access_cml_1 ? dtlb_dat_o_cml_1 : 32'h00000000;
|
357 |
|
|
|
358 |
|
|
//
|
359 |
|
|
// Page fault exception logic
|
360 |
|
|
//
|
361 |
|
|
|
362 |
|
|
// SynEDA CoreMultiplier
|
363 |
|
|
// assignment(s): fault
|
364 |
|
|
// replace(s): dcpu_we_i, dtlb_uwe, dtlb_ure, dtlb_swe, dtlb_sre, dtlb_done
|
365 |
|
|
assign fault = dtlb_done_cml_1 &
|
366 |
|
|
( (!dcpu_we_i_cml_1 & !supv & !dtlb_ure_cml_1) // Load in user mode not enabled
|
367 |
|
|
|| (!dcpu_we_i_cml_1 & supv & !dtlb_sre_cml_1) // Load in supv mode not enabled
|
368 |
|
|
|| (dcpu_we_i_cml_1 & !supv & !dtlb_uwe_cml_1) // Store in user mode not enabled
|
369 |
|
|
|| (dcpu_we_i_cml_1 & supv & !dtlb_swe_cml_1) ); // Store in supv mode not enabled
|
370 |
|
|
|
371 |
|
|
//
|
372 |
|
|
// TLB Miss exception logic
|
373 |
|
|
//
|
374 |
|
|
|
375 |
|
|
// SynEDA CoreMultiplier
|
376 |
|
|
// assignment(s): miss
|
377 |
|
|
// replace(s): dtlb_done
|
378 |
|
|
assign miss = dtlb_done_cml_1 & !dtlb_hit;
|
379 |
|
|
|
380 |
|
|
//
|
381 |
|
|
// DTLB Enable
|
382 |
|
|
//
|
383 |
|
|
|
384 |
|
|
// SynEDA CoreMultiplier
|
385 |
|
|
// assignment(s): dtlb_en
|
386 |
|
|
// replace(s): dmmu_en, dcpu_cycstb_i
|
387 |
|
|
assign dtlb_en = dmmu_en_cml_2 & dcpu_cycstb_i_cml_2;
|
388 |
|
|
|
389 |
|
|
//
|
390 |
|
|
// Instantiation of DTLB
|
391 |
|
|
//
|
392 |
|
|
or1200_dmmu_tlb_cm4 or1200_dmmu_tlb(
|
393 |
|
|
.clk_i_cml_1(clk_i_cml_1),
|
394 |
|
|
.clk_i_cml_2(clk_i_cml_2),
|
395 |
|
|
.clk_i_cml_3(clk_i_cml_3),
|
396 |
|
|
.cmls(cmls),
|
397 |
|
|
// Rst and clk
|
398 |
|
|
.clk(clk),
|
399 |
|
|
.rst(rst),
|
400 |
|
|
|
401 |
|
|
// I/F for translation
|
402 |
|
|
.tlb_en(dtlb_en),
|
403 |
|
|
.vaddr(dcpu_adr_i),
|
404 |
|
|
.hit(dtlb_hit),
|
405 |
|
|
.ppn(dtlb_ppn),
|
406 |
|
|
.uwe(dtlb_uwe),
|
407 |
|
|
.ure(dtlb_ure),
|
408 |
|
|
.swe(dtlb_swe),
|
409 |
|
|
.sre(dtlb_sre),
|
410 |
|
|
.ci(dtlb_ci),
|
411 |
|
|
|
412 |
|
|
`ifdef OR1200_BIST
|
413 |
|
|
// RAM BIST
|
414 |
|
|
.mbist_si_i(mbist_si_i),
|
415 |
|
|
.mbist_so_o(mbist_so_o),
|
416 |
|
|
.mbist_ctrl_i(mbist_ctrl_i),
|
417 |
|
|
`endif
|
418 |
|
|
|
419 |
|
|
// SPR access
|
420 |
|
|
.spr_cs(dtlb_spr_access),
|
421 |
|
|
.spr_write(spr_write),
|
422 |
|
|
.spr_addr(spr_addr),
|
423 |
|
|
.spr_dat_i(spr_dat_i),
|
424 |
|
|
.spr_dat_o(dtlb_dat_o)
|
425 |
|
|
);
|
426 |
|
|
|
427 |
|
|
`endif
|
428 |
|
|
|
429 |
|
|
|
430 |
|
|
always @ (posedge clk_i_cml_1) begin
|
431 |
|
|
dc_en_cml_1 <= dc_en;
|
432 |
|
|
dmmu_en_cml_1 <= dmmu_en;
|
433 |
|
|
dcpu_adr_i_cml_1 <= dcpu_adr_i;
|
434 |
|
|
dcpu_we_i_cml_1 <= dcpu_we_i;
|
435 |
|
|
dtlb_spr_access_cml_1 <= dtlb_spr_access;
|
436 |
|
|
dtlb_ppn_cml_1 <= dtlb_ppn;
|
437 |
|
|
dtlb_uwe_cml_1 <= dtlb_uwe;
|
438 |
|
|
dtlb_ure_cml_1 <= dtlb_ure;
|
439 |
|
|
dtlb_swe_cml_1 <= dtlb_swe;
|
440 |
|
|
dtlb_sre_cml_1 <= dtlb_sre;
|
441 |
|
|
dtlb_dat_o_cml_1 <= dtlb_dat_o;
|
442 |
|
|
dtlb_done_cml_1 <= dtlb_done;
|
443 |
|
|
dcpu_vpn_r_cml_1 <= dcpu_vpn_r;
|
444 |
|
|
end
|
445 |
|
|
always @ (posedge clk_i_cml_2) begin
|
446 |
|
|
dc_en_cml_2 <= dc_en_cml_1;
|
447 |
|
|
dmmu_en_cml_2 <= dmmu_en_cml_1;
|
448 |
|
|
dcpu_adr_i_cml_2 <= dcpu_adr_i_cml_1;
|
449 |
|
|
dcpu_cycstb_i_cml_2 <= dcpu_cycstb_i;
|
450 |
|
|
dtlb_ppn_cml_2 <= dtlb_ppn_cml_1;
|
451 |
|
|
fault_cml_2 <= fault;
|
452 |
|
|
miss_cml_2 <= miss;
|
453 |
|
|
dtlb_done_cml_2 <= dtlb_done_cml_1;
|
454 |
|
|
dcpu_vpn_r_cml_2 <= dcpu_vpn_r_cml_1;
|
455 |
|
|
end
|
456 |
|
|
always @ (posedge clk_i_cml_3) begin
|
457 |
|
|
dc_en_cml_3 <= dc_en_cml_2;
|
458 |
|
|
dmmu_en_cml_3 <= dmmu_en_cml_2;
|
459 |
|
|
dcpu_adr_i_cml_3 <= dcpu_adr_i_cml_2;
|
460 |
|
|
dcpu_cycstb_i_cml_3 <= dcpu_cycstb_i_cml_2;
|
461 |
|
|
dtlb_en_cml_3 <= dtlb_en;
|
462 |
|
|
fault_cml_3 <= fault_cml_2;
|
463 |
|
|
miss_cml_3 <= miss_cml_2;
|
464 |
|
|
dtlb_done_cml_3 <= dtlb_done_cml_2;
|
465 |
|
|
dcpu_vpn_r_cml_3 <= dcpu_vpn_r_cml_2;
|
466 |
|
|
end
|
467 |
|
|
endmodule
|
468 |
|
|
|