OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [branch_speed_opt/] [or1200/] [rtl/] [verilog/] [or1200_dc_tag.v] - Blame information for rev 1779

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's DC TAG RAMs                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instatiation of data cache tag rams.                        ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1063 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
48
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
49
//
50 504 lampret
// Revision 1.8  2001/10/21 17:57:16  lampret
51
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
52
//
53
// Revision 1.7  2001/10/14 13:12:09  lampret
54
// MP3 version.
55
//
56
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
57
// no message
58
//
59
// Revision 1.2  2001/08/09 13:39:33  lampret
60
// Major clean-up.
61
//
62
// Revision 1.1  2001/07/20 00:46:03  lampret
63
// Development version of RTL. Libraries are missing.
64
//
65
//
66
 
67
// synopsys translate_off
68
`include "timescale.v"
69
// synopsys translate_on
70
`include "or1200_defines.v"
71
 
72
module or1200_dc_tag(
73
        // Clock and reset
74
        clk, rst,
75
 
76 1063 lampret
`ifdef OR1200_BIST
77
        // RAM BIST
78
        scanb_rst, scanb_si, scanb_so, scanb_en, scanb_clk,
79
`endif
80
 
81 504 lampret
        // Internal i/f
82
        addr, en, we, datain, tag_v, tag
83
);
84
 
85
parameter dw = `OR1200_DCTAG_W;
86
parameter aw = `OR1200_DCTAG;
87
 
88
//
89
// I/O
90
//
91
input                           clk;
92
input                           rst;
93
input   [aw-1:0]         addr;
94
input                           en;
95
input                           we;
96
input   [dw-1:0]         datain;
97
output                          tag_v;
98
output  [dw-2:0]         tag;
99
 
100 1063 lampret
`ifdef OR1200_BIST
101
//
102
// RAM BIST
103
//
104
input                           scanb_rst,
105
                                scanb_si,
106
                                scanb_en,
107
                                scanb_clk;
108
output                          scanb_so;
109
`endif
110
 
111 504 lampret
`ifdef OR1200_NO_DC
112
 
113
//
114
// Data cache not implemented
115
//
116
assign tag = {dw-1{1'b0}};
117
assign tag_v = 1'b0;
118 1063 lampret
`ifdef OR1200_BIST
119
assign scanb_so = scanb_si;
120
`endif
121 504 lampret
 
122
`else
123
 
124
//
125
// Instantiation of TAG RAM block
126
//
127
`ifdef OR1200_DC_1W_4KB
128
or1200_spram_256x21 dc_tag0(
129
`endif
130
`ifdef OR1200_DC_1W_8KB
131
or1200_spram_512x20 dc_tag0(
132
`endif
133 1063 lampret
`ifdef OR1200_BIST
134
        // RAM BIST
135
        .scanb_rst(scanb_rst),
136
        .scanb_si(scanb_si),
137
        .scanb_so(scanb_so),
138
        .scanb_en(scanb_en),
139
        .scanb_clk(scanb_clk),
140
`endif
141 504 lampret
        .clk(clk),
142
        .rst(rst),
143
        .ce(en),
144
        .we(we),
145
        .oe(1'b1),
146
        .addr(addr),
147
        .di(datain),
148
        .do({tag, tag_v})
149
);
150
 
151
`endif
152
 
153
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.