OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [mp3_stable/] [or1200/] [rtl/] [verilog/] [wbmux.v] - Blame information for rev 161

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 161 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Write-back Mux                                     ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  CPU's write-back stage of the pipeline                      ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
//
48
 
49
`include "general.h"
50
 
51
module wbmux(clk, rst, pipeline_freeze, rfwb_op, muxin_a, muxin_b, muxin_c, muxin_d, muxout, muxreg, muxreg_valid);
52
 
53
parameter width = `OPERAND_WIDTH;
54
 
55
input clk;
56
input rst;
57
input pipeline_freeze;
58
input [`RFWBOP_WIDTH-1:0] rfwb_op;
59
input [width-1:0] muxin_a;
60
input [width-1:0] muxin_b;
61
input [width-1:0] muxin_c;
62
input [width-1:0] muxin_d;
63
 
64
output [width-1:0] muxout;
65
output [width-1:0] muxreg;
66
output muxreg_valid;
67
 
68
reg [width-1:0] muxout;
69
reg [width-1:0] muxreg;
70
reg muxreg_valid;
71
 
72
always @(posedge clk or posedge rst) begin
73
        if (rst) begin
74
                muxreg <= #1 32'd0;
75
                muxreg_valid <= #1 1'b0;
76
        end
77
        else if (!pipeline_freeze) begin
78
                muxreg <= #1 muxout;
79
                muxreg_valid <= #1 rfwb_op[0];
80
        end
81
end
82
 
83
always @(muxin_a or muxin_b or muxin_c or muxin_d or rfwb_op) begin
84
        case(rfwb_op[`RFWBOP_WIDTH-1:1]) // synopsys full_case parallel_case infer_mux
85
                'b00: muxout <= #1 muxin_a;
86
                'b01: begin
87
                        muxout <= #1 muxin_b;
88
                        $display("  WBMUX: muxin_b %h", muxin_b);
89
                end
90
                'b10: begin
91
                        muxout <= #1 muxin_c;
92
                        $display("  WBMUX: muxin_c %h", muxin_c);
93
                end
94
                'b11: begin
95
                        muxout <= #1 muxin_d + 4'h8;
96
                        $display("  WBMUX: muxin_d %h", muxin_d + 4'h8);
97
                end
98
        endcase
99
end
100
 
101
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.