OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_2_x/] [or1ksim/] [testbench/] [int_test.ld] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 970 simons
MEMORY
2
        {
3
        flash  : ORIGIN = 0xf0000000, LENGTH = 0x00200000
4
        ram    : ORIGIN = 0x00000500, LENGTH = 0x001fb000
5
        }
6
 
7
SECTIONS
8
{
9
      .reset :
10
        {
11
        *(.reset)
12
         _src_beg = .;
13
        } > flash
14
      .text :
15
        AT ( ADDR (.reset) + SIZEOF (.reset) )
16
        {
17
        _dst_beg = .;
18
        *(.text)
19
        } > ram
20
      .data :
21
        AT ( ADDR (.reset) + SIZEOF (.reset) + SIZEOF (.text) )
22
        {
23
        *(.data)
24
        *(.rodata)
25
        _dst_end = .;
26
        } > ram
27
      .bss :
28
        {
29
        *(.bss)
30
        } > ram
31
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.