OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [first/] [mp3/] [rtl/] [verilog/] [or1200.xcv/] [lsu.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 266 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Load/Store unit                                    ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Interface between CPU and DC.                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
48
// no message
49
//
50
// Revision 1.2  2001/08/09 13:39:33  lampret
51
// Major clean-up.
52
//
53
// Revision 1.1  2001/07/20 00:46:03  lampret
54
// Development version of RTL. Libraries are missing.
55
//
56
//
57
 
58
// synopsys translate_off
59
`include "timescale.v"
60
// synopsys translate_on
61
`include "defines.v"
62
 
63
module lsu(
64
        // Clock and reset
65
        clk, rst,
66
 
67
        // Internal i/f
68
        addrbase, addrofs, lsu_op, lsu_datain, lsu_dataout, lsu_stall,
69
 
70
        // External i/f to DC
71
        dc_stall, dc_addr, dc_datain, dc_dataout, dc_lsuop
72
);
73
 
74
parameter dw = `OPERAND_WIDTH;
75
parameter aw = `REGFILE_ADDR_WIDTH;
76
 
77
//
78
// I/O
79
//
80
 
81
//
82
// Clock and reset
83
//
84
input                           clk;
85
input                           rst;
86
 
87
//
88
// Internal i/f
89
//
90
input   [31:0]                   addrbase;
91
input   [31:0]                   addrofs;
92
input   [`LSUOP_WIDTH-1:0]       lsu_op;
93
input   [dw-1:0]         lsu_datain;
94
output  [dw-1:0]         lsu_dataout;
95
output                          lsu_stall;
96
 
97
//
98
// External i/f to DC
99
//
100
input                           dc_stall;
101
output  [31:0]                   dc_addr;
102
input   [dw-1:0]         dc_datain;
103
output  [dw-1:0]         dc_dataout;
104
output  [`LSUOP_WIDTH-1:0]       dc_lsuop;
105
 
106
//
107
// Not much of a LSU right now
108
//
109
assign dc_addr = addrbase + addrofs;
110
assign dc_dataout = lsu_datain;
111
assign lsu_dataout = dc_datain;
112
assign lsu_stall = dc_stall;
113
assign dc_lsuop = lsu_op;
114
 
115
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.