OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_47/] [or1ksim/] [cpu/] [or1k/] [except.c] - Blame information for rev 450

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 33 lampret
/* except.c -- Simulation of OR1K exceptions
2
   Copyright (C) 1999 Damjan Lampret, lampret@opencores.org
3
 
4
This file is part of OpenRISC 1000 Architectural Simulator.
5
 
6
This program is free software; you can redistribute it and/or modify
7
it under the terms of the GNU General Public License as published by
8
the Free Software Foundation; either version 2 of the License, or
9
(at your option) any later version.
10
 
11
This program is distributed in the hope that it will be useful,
12
but WITHOUT ANY WARRANTY; without even the implied warranty of
13
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14
GNU General Public License for more details.
15
 
16
You should have received a copy of the GNU General Public License
17
along with this program; if not, write to the Free Software
18
Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. */
19
 
20
#include <stdlib.h>
21
#include <stdio.h>
22
#include <string.h>
23
 
24
#include "abstract.h"
25
#include "except.h"
26
#include "sprs.h"
27 344 markom
#include "sim-config.h"
28 33 lampret
 
29 139 chris
static void except_handle_backend(int,unsigned long,unsigned long);
30
 
31 33 lampret
extern int cont_run;
32
extern struct iqueue_entry iqueue[20];
33
extern unsigned long pc;
34 82 lampret
extern unsigned long pcnext;
35 123 markom
extern unsigned long pc_phy;
36 51 lampret
extern struct iqueue_entry iqueue[];
37 33 lampret
 
38 82 lampret
extern int delay_insn;
39 123 markom
int cycle_delay = 0;  /* Added by CZ 27/05/01 */
40 82 lampret
 
41 437 simons
struct _pending pending;
42 139 chris
 
43
void ClearPendingException()
44
{
45
  if(pending.valid && pending.type != EXCEPT_RESET)
46
    {
47
      pending.valid = 0;
48
      pending.type = 0;
49
      pending.address = 0;
50
      pending.saved = 0;
51
    }
52
}
53
 
54
/* The delayed_pc and delayed_pcnext are fields which hold
55
   the original value of the PC across breakpoint exceptions
56
   in the case of a development interface. Due to an implementation
57
   issues, DIR injected instructions can modify these values
58
   when in fact they should not. So we save and restore them
59
   later on. */
60
static unsigned long delayed_pc = 0;
61
static unsigned long delayed_pcnext = 0;
62
static int delayed_pc_valid = 0;
63
 
64 182 chris
void ClearPreparedPCState()
65
{
66
  delayed_pc_valid = 0;
67
}
68
 
69
/* This routine is never called if the cpu is not stalled...
70
   i.e. cpu_stalled == 0. _execute_update_pc is called
71
   directly in that case. This routine exists to sort out
72
   the difference between a single step break and a full
73
   software break. */
74 139 chris
void PrepareExceptionPC(unsigned long t_pc,unsigned long t_pcnext)
75
{
76
  /* If a real exception occurred which has stalled
77
     the CPU, we are expecting to halt before the end
78
     of the instruction. Otherwise, if it is a single
79
     step that has caused the halt, we are expected to
80
     complete the entire instruction and stop after
81
     it is finished. */
82
 
83
  if(pending.valid)
84
    {
85
      delayed_pc = t_pc;
86
      delayed_pcnext = t_pcnext;
87
      delayed_pc_valid = 1;
88
    }
89
  else
90
    _execute_update_pc(t_pc,t_pcnext);
91
}
92
 
93
void PrepareException()
94
{
95
  if(delayed_pc_valid)
96
    {
97
      pc = delayed_pc;
98
      pcnext = delayed_pcnext;
99
      pc_phy = simulate_ic_mmu_fetch(pc);
100 221 markom
      if (verify_memoryarea(pc_phy))
101
              except_handle(EXCEPT_BUSERR, pc);
102 139 chris
      delayed_pc_valid = delayed_pc = delayed_pcnext = 0;
103
    }
104
 
105
  if(pending.valid)
106
    except_handle_backend(pending.type,pending.address,pending.saved);
107
}
108
 
109 33 lampret
/* Handle OR1K exceptions. */
110
void except_handle(int except, unsigned long ea)
111
{
112 139 chris
  pending.valid = 1;
113
  pending.type = except;
114
  pending.address = ea;
115
  pending.saved = pc;
116
 
117
  if(DebugCheckException(except))
118
    {
119
      pending.valid = 0;
120
      pending.type = 0;
121
      pending.address = 0;
122
      pending.saved = 0;
123
    }
124 152 chris
  else
125
    {
126
      printf("Exception 0x%x (%s): ", except, EXCEPT_NAME(except));
127
      printf("Iqueue[0].insn_addr: 0x%x  Eff ADDR: 0x%x\n",  iqueue[0].insn_addr, ea);
128
      printf("  pc: 0x%x  pcnext: 0x%x\n",  pc, pcnext);
129
    }
130 139 chris
 
131
  cycle_delay = 0;  /* An exception stalls the CPU 0 clock cycles */
132
}
133
 
134
static void except_handle_backend(int except, unsigned long ea, unsigned long pc_saved)
135
{
136 344 markom
  /* Ignore masked exceptions */
137
  if (! IS_NME(except) && (!(mfspr(SPR_SR) & SPR_SR_EXR))) {
138
    if (config.sim.verbose)
139
                  printf("INFO: Exception occured while exception detection was disabled.\n");
140
                return;
141
        }
142
  pending.valid = 0;
143
  pending.type = 0;
144
  pending.address = 0;
145
  pending.saved = 0;
146 139 chris
 
147 33 lampret
#if ONLY_VIRTUAL_MACHINE
148 344 markom
        fprintf(stderr, "WARNING: No exception processing while ONLY_VIRTUAL_MACHINE is defined.\n");
149 51 lampret
        cont_run = 0;
150 33 lampret
#else
151 51 lampret
 
152 82 lampret
        if (delay_insn) {
153 344 markom
                printf("INFO: Exception during execution of delay slot insn.\n");
154 82 lampret
                pc -= 4;
155
        }
156
#if 0
157
        if ((pcnext != (pc + 4)) && (except != EXCEPT_ITLBMISS)) {      /* Always execute delay slot insn */
158
                printf("XXXXXXXXXXXXXX\n");
159 77 lampret
                fetch();                                                /* before starting with exception */
160
                decode(&iqueue[0]);                                      /* (itlbmiss is special case) */
161 51 lampret
                execute();
162
        }
163 82 lampret
#endif
164 123 markom
 
165 64 lampret
        pc_saved = pc & ~0x3;
166 51 lampret
        mtspr(SPR_EPCR_BASE, pc_saved);
167 33 lampret
        mtspr(SPR_EEAR_BASE, ea);
168 64 lampret
        mtspr(SPR_ESR_BASE, mfspr(SPR_SR));
169
 
170
        /* Address translation is always disabled when starting exception. */
171
        mtspr(SPR_SR, mfspr(SPR_SR) & ~(SPR_SR_DME));
172
        mtspr(SPR_SR, mfspr(SPR_SR) & ~(SPR_SR_IME));
173
 
174 33 lampret
        mtspr(SPR_SR, mfspr(SPR_SR) | SPR_SR_SUPV);     /* SUPV mode */
175 450 simons
        mtspr(SPR_SR, mfspr(SPR_SR) & ~SPR_SR_EIR);     /* Disable interrupts. */
176 167 markom
 
177 33 lampret
        pc = (unsigned long)except;
178 123 markom
 
179 139 chris
        /* This has been removed. All exceptions (not just SYSCALL) suffer
180
           from the same problem. The solution is to continue just like
181
           the pipeline would, and issue the exception on the next
182
           clock cycle. We assume now that this function is being called
183
           ->BEFORE<- the instruction fetch and after the previous update
184
           which always yields the correct behavior. This has the added
185
           advantage that a debugger can prevent an exception from
186
           taking place by resetting the pc. */
187
#if 0
188 123 markom
        /* MM: We do pc update after the execute (in the simulator), so we
189
           decrease it by 4 so that next instruction points to first exception
190 167 markom
           instruction.  Do NOT comment this out. */
191 123 markom
        if (except == EXCEPT_SYSCALL)
192
          pc -= 4;
193 139 chris
#endif
194 123 markom
        pcnext = pc+4;
195
 
196
        /* Added by CZ 27/05/01 */
197 139 chris
        pc_phy = pc;      /* An exception always turns off the MMU, so
198
                             pc is always pc_phy */
199
 
200 33 lampret
#endif
201
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.