OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_1/] [or1200/] [rtl/] [verilog/] [or1200_dmmu_tlb.v] - Blame information for rev 1780

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Data TLB                                           ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of DTLB.                                      ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 660 lampret
// Revision 1.2  2002/01/28 01:16:00  lampret
48
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
49
//
50 617 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
51
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
52
//
53 504 lampret
// Revision 1.8  2001/10/21 17:57:16  lampret
54
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
55
//
56
// Revision 1.7  2001/10/14 13:12:09  lampret
57
// MP3 version.
58
//
59
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
60
// no message
61
//
62
//
63
 
64
// synopsys translate_off
65
`include "timescale.v"
66
// synopsys translate_on
67
`include "or1200_defines.v"
68
 
69
//
70
// Data TLB
71
//
72
 
73
module or1200_dmmu_tlb(
74
        // Rst and clk
75
        clk, rst,
76
 
77
        // I/F for translation
78 617 lampret
        tlb_en, vaddr, hit, ppn, uwe, ure, swe, sre, ci,
79 504 lampret
 
80
        // SPR access
81
        spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o
82
);
83
 
84
parameter dw = `OR1200_OPERAND_WIDTH;
85
parameter aw = `OR1200_OPERAND_WIDTH;
86
 
87
//
88
// I/O
89
//
90
 
91
//
92
// Clock and reset
93
//
94
input                           clk;
95
input                           rst;
96
 
97
//
98
// I/F for translation
99
//
100
input                           tlb_en;
101
input   [aw-1:0]         vaddr;
102
output                          hit;
103
output  [31:`OR1200_DMMU_PS]    ppn;
104
output                          uwe;
105
output                          ure;
106
output                          swe;
107
output                          sre;
108
output                          ci;
109
 
110
//
111
// SPR access
112
//
113
input                           spr_cs;
114
input                           spr_write;
115
input   [31:0]                   spr_addr;
116
input   [31:0]                   spr_dat_i;
117
output  [31:0]                   spr_dat_o;
118
 
119
//
120
// Internal wires and regs
121
//
122
wire    [`OR1200_DTLB_TAG]      vpn;
123
wire                            v;
124
wire    [`OR1200_DTLB_INDXW-1:0] tlb_index;
125
wire                            tlb_mr_en;
126
wire                            tlb_mr_we;
127
wire    [`OR1200_DTLBMRW-1:0]    tlb_mr_ram_in;
128
wire    [`OR1200_DTLBMRW-1:0]    tlb_mr_ram_out;
129
wire                            tlb_tr_en;
130
wire                            tlb_tr_we;
131
wire    [`OR1200_DTLBTRW-1:0]    tlb_tr_ram_in;
132
wire    [`OR1200_DTLBTRW-1:0]    tlb_tr_ram_out;
133
 
134
//
135
// Implemented bits inside match and translate registers
136
//
137
// dtlbwYmrX: vpn 31-19  v 0
138
// dtlbwYtrX: ppn 31-13  swe 9  sre 8  uwe 7  ure 6
139
//
140
// dtlb memory width:
141
// 19 bits for ppn
142
// 13 bits for vpn
143
// 1 bit for valid
144
// 4 bits for protection
145
// 1 bit for cache inhibit
146
 
147
//
148
// Enable for Match registers
149
//
150
assign tlb_mr_en = tlb_en | (spr_cs & !spr_addr[`OR1200_DTLB_TM_ADDR]);
151
 
152
//
153
// Write enable for Match registers
154
//
155
assign tlb_mr_we = spr_cs & spr_write & !spr_addr[`OR1200_DTLB_TM_ADDR];
156
 
157
//
158
// Enable for Translate registers
159
//
160
assign tlb_tr_en = tlb_en | (spr_cs & spr_addr[`OR1200_DTLB_TM_ADDR]);
161
 
162
//
163
// Write enable for Translate registers
164
//
165
assign tlb_tr_we = spr_cs & spr_write & spr_addr[`OR1200_DTLB_TM_ADDR];
166
 
167
//
168
// Output to SPRS unit
169
//
170
assign spr_dat_o = (spr_cs & !spr_write & !spr_addr[`OR1200_DTLB_TM_ADDR]) ?
171 660 lampret
                        {vpn, tlb_index & {`OR1200_DTLB_INDXW{v}}, {`OR1200_DTLB_TAGW-7{1'b0}}, 1'b0, 5'b00000, v} :
172 504 lampret
                (spr_cs & !spr_write & spr_addr[`OR1200_DTLB_TM_ADDR]) ?
173 617 lampret
                        {ppn, {`OR1200_DMMU_PS-10{1'b0}}, swe, sre, uwe, ure, {4{1'b0}}, ci, 1'b0} :
174 504 lampret
                        32'h00000000;
175
 
176
//
177
// Assign outputs from Match registers
178
//
179
assign {vpn, v} = tlb_mr_ram_out;
180
 
181
//
182
// Assign to Match registers inputs
183
//
184
assign tlb_mr_ram_in = {spr_dat_i[`OR1200_DTLB_TAG], spr_dat_i[`OR1200_DTLBMR_V_BITS]};
185
 
186
//
187
// Assign outputs from Translate registers
188
//
189
assign {ppn, swe, sre, uwe, ure, ci} = tlb_tr_ram_out;
190
 
191
//
192
// Assign to Translate registers inputs
193
//
194
assign tlb_tr_ram_in = {spr_dat_i[31:`OR1200_DMMU_PS],
195
                        spr_dat_i[`OR1200_DTLBTR_SWE_BITS],
196
                        spr_dat_i[`OR1200_DTLBTR_SRE_BITS],
197
                        spr_dat_i[`OR1200_DTLBTR_UWE_BITS],
198
                        spr_dat_i[`OR1200_DTLBTR_URE_BITS],
199
                        spr_dat_i[`OR1200_DTLBTR_CI_BITS]};
200
 
201
//
202
// Generate hit
203
//
204
assign hit = (vpn == vaddr[`OR1200_DTLB_TAG]) & v;
205
 
206
//
207
// TLB index is normally vaddr[18:13]. If it is SPR access then index is
208
// spr_addr[5:0].
209
//
210
assign tlb_index = spr_cs ? spr_addr[`OR1200_DTLB_INDXW-1:0] : vaddr[`OR1200_DTLB_INDX];
211
 
212
//
213
// Instantiation of DTLB Match Registers
214
//
215
or1200_spram_64x14 dtlb_mr_ram(
216
        .clk(clk),
217
        .rst(rst),
218
        .ce(tlb_mr_en),
219
        .we(tlb_mr_we),
220
        .oe(1'b1),
221
        .addr(tlb_index),
222
        .di(tlb_mr_ram_in),
223
        .do(tlb_mr_ram_out)
224
);
225
 
226
//
227
// Instantiation of DTLB Translate Registers
228
//
229
or1200_spram_64x24 dtlb_tr_ram(
230
        .clk(clk),
231
        .rst(rst),
232
        .ce(tlb_tr_en),
233
        .we(tlb_tr_we),
234
        .oe(1'b1),
235
        .addr(tlb_index),
236
        .di(tlb_tr_ram_in),
237
        .do(tlb_tr_ram_out)
238
);
239
 
240
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.