OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_10/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1155

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
48
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
49
//
50 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
51
// RFRAM defines comments updated. Altera LPM option added.
52
//
53 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
54
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
55
//
56 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
57
// Previous check-in was done by mistake.
58
//
59 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
60
// Signal scanb_sen renamed to scanb_en.
61 1077 mohor
//
62
// Revision 1.28  2002/10/17 20:04:40  lampret
63
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
64
//
65 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
66
// Removed obsolete comment.
67
//
68 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
69
// Added optional l.div/l.divu insns. By default they are disabled.
70
//
71 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
72
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
73
//
74 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
75
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
76
//
77 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
78
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
79
//
80 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
81
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
82
//
83 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
84
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
85
//
86 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
87
// Disable SB until it is tested
88
//
89 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
90
// Added store buffer.
91
//
92 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
93
// Fixed Xilinx trace buffer address. REported by Taylor Su.
94
//
95 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
96
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
97
//
98 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
99
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
100
//
101 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
102
// Added defines for enabling generic FF based memory macro for register file.
103
//
104 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
105
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
106
//
107 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
108
// Some of the warnings fixed.
109
//
110 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
111
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
112
//
113 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
114
// Updated defines.
115
//
116 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
117
// Added alternative for critical path in DU.
118
//
119 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
120
// Fixed async loop. Changed multiplier type for ASIC.
121
//
122 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
123
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
124
//
125 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
126
// Fixed combinational loops.
127
//
128 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
129
// Fixed OR1200_XILINX_RAM32X1D.
130
//
131 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
132
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
133
//
134 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
135
// Default ASIC configuration does not sample WB inputs.
136
//
137 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
138
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
139
//
140 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
141
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
142
//
143 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
144
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
145
//
146 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
147
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
148
//
149
// Revision 1.19  2001/11/27 19:46:57  lampret
150
// Now FPGA and ASIC target are separate.
151
//
152
// Revision 1.18  2001/11/23 21:42:31  simons
153
// Program counter divided to PPC and NPC.
154
//
155
// Revision 1.17  2001/11/23 08:38:51  lampret
156
// Changed DSR/DRR behavior and exception detection.
157
//
158
// Revision 1.16  2001/11/20 21:30:38  lampret
159
// Added OR1200_REGISTERED_INPUTS.
160
//
161
// Revision 1.15  2001/11/19 14:29:48  simons
162
// Cashes disabled.
163
//
164
// Revision 1.14  2001/11/13 10:02:21  lampret
165
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
166
//
167
// Revision 1.13  2001/11/12 01:45:40  lampret
168
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
169
//
170
// Revision 1.12  2001/11/10 03:43:57  lampret
171
// Fixed exceptions.
172
//
173
// Revision 1.11  2001/11/02 18:57:14  lampret
174
// Modified virtual silicon instantiations.
175
//
176
// Revision 1.10  2001/10/21 17:57:16  lampret
177
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
178
//
179
// Revision 1.9  2001/10/19 23:28:46  lampret
180
// Fixed some synthesis warnings. Configured with caches and MMUs.
181
//
182
// Revision 1.8  2001/10/14 13:12:09  lampret
183
// MP3 version.
184
//
185
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
186
// no message
187
//
188
// Revision 1.3  2001/08/17 08:01:19  lampret
189
// IC enable/disable.
190
//
191
// Revision 1.2  2001/08/13 03:36:20  lampret
192
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
193
//
194
// Revision 1.1  2001/08/09 13:39:33  lampret
195
// Major clean-up.
196
//
197
// Revision 1.2  2001/07/22 03:31:54  lampret
198
// Fixed RAM's oen bug. Cache bypass under development.
199
//
200
// Revision 1.1  2001/07/20 00:46:03  lampret
201
// Development version of RTL. Libraries are missing.
202
//
203
//
204
 
205
//
206
// Dump VCD
207
//
208
//`define OR1200_VCD_DUMP
209
 
210
//
211
// Generate debug messages during simulation
212
//
213
//`define OR1200_VERBOSE
214
 
215 1078 mohor
//  `define OR1200_ASIC
216 504 lampret
////////////////////////////////////////////////////////
217
//
218
// Typical configuration for an ASIC
219
//
220
`ifdef OR1200_ASIC
221
 
222
//
223
// Target ASIC memories
224
//
225
//`define OR1200_ARTISAN_SSP
226
//`define OR1200_ARTISAN_SDP
227
//`define OR1200_ARTISAN_STP
228
`define OR1200_VIRTUALSILICON_SSP
229 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
230 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
231 504 lampret
 
232
//
233
// Do not implement Data cache
234
//
235
//`define OR1200_NO_DC
236
 
237
//
238
// Do not implement Insn cache
239
//
240
//`define OR1200_NO_IC
241
 
242
//
243
// Do not implement Data MMU
244
//
245
//`define OR1200_NO_DMMU
246
 
247
//
248
// Do not implement Insn MMU
249
//
250
//`define OR1200_NO_IMMU
251
 
252
//
253 944 lampret
// Select between ASIC optimized and generic multiplier
254 504 lampret
//
255 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
256
`define OR1200_GENERIC_MULTP2_32X32
257 504 lampret
 
258
//
259
// Size/type of insn/data cache if implemented
260
//
261
// `define OR1200_IC_1W_4KB
262
`define OR1200_IC_1W_8KB
263
// `define OR1200_DC_1W_4KB
264
`define OR1200_DC_1W_8KB
265
 
266
`else
267
 
268
 
269
/////////////////////////////////////////////////////////
270
//
271
// Typical configuration for an FPGA
272
//
273
 
274
//
275
// Target FPGA memories
276
//
277 1132 lampret
//`define OR1200_ALTERA_LPM
278 504 lampret
`define OR1200_XILINX_RAMB4
279 776 lampret
//`define OR1200_XILINX_RAM32X1D
280 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
281 504 lampret
 
282
//
283
// Do not implement Data cache
284
//
285
//`define OR1200_NO_DC
286
 
287
//
288
// Do not implement Insn cache
289
//
290
//`define OR1200_NO_IC
291
 
292
//
293
// Do not implement Data MMU
294
//
295
//`define OR1200_NO_DMMU
296
 
297
//
298
// Do not implement Insn MMU
299
//
300
//`define OR1200_NO_IMMU
301
 
302
//
303 944 lampret
// Select between ASIC and generic multiplier
304 504 lampret
//
305 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
306 504 lampret
//
307
//`define OR1200_ASIC_MULTP2_32X32
308
`define OR1200_GENERIC_MULTP2_32X32
309
 
310
//
311
// Size/type of insn/data cache if implemented
312
// (consider available FPGA memory resources)
313
//
314
`define OR1200_IC_1W_4KB
315
//`define OR1200_IC_1W_8KB
316
`define OR1200_DC_1W_4KB
317
//`define OR1200_DC_1W_8KB
318
 
319
`endif
320
 
321
 
322
//////////////////////////////////////////////////////////
323
//
324
// Do not change below unless you know what you are doing
325
//
326
 
327 788 lampret
//
328 1063 lampret
// Enable RAM BIST
329
//
330
// At the moment this only works for Virtual Silicon
331
// single port RAMs. For other RAMs it has not effect.
332
// Special wrapper for VS RAMs needs to be provided
333
// with scan flops to facilitate bist scan.
334
//
335 1078 mohor
//`define OR1200_BIST
336 1063 lampret
 
337
//
338 944 lampret
// Register OR1200 WISHBONE outputs
339
// (must be defined/enabled)
340
//
341
`define OR1200_REGISTERED_OUTPUTS
342
 
343
//
344
// Register OR1200 WISHBONE inputs
345
//
346
// (must be undefined/disabled)
347
//
348
//`define OR1200_REGISTERED_INPUTS
349
 
350
//
351 895 lampret
// Disable bursts if they are not supported by the
352
// memory subsystem (only affect cache line fill)
353
//
354
//`define OR1200_NO_BURSTS
355
//
356
 
357
//
358 944 lampret
// WISHBONE retry counter range
359
//
360
// 2^value range for retry counter. Retry counter
361
// is activated whenever *wb_rty_i is asserted and
362
// until retry counter expires, corresponding
363
// WISHBONE interface is deactivated.
364
//
365
// To disable retry counters and *wb_rty_i all together,
366
// undefine this macro.
367
//
368
//`define OR1200_WB_RETRY 7
369
 
370
//
371 1104 lampret
// WISHBONE Consecutive Address Burst
372
//
373
// This was used prior to WISHBONE B3 specification
374
// to identify bursts. It is no longer needed but
375
// remains enabled for compatibility with old designs.
376
//
377
// To remove *wb_cab_o ports undefine this macro.
378
//
379
`define OR1200_WB_CAB
380
 
381
//
382
// WISHBONE B3 compatible interface
383
//
384
// This follows the WISHBONE B3 specification.
385
// It is not enabled by default because most
386
// designs still don't use WB b3.
387
//
388
// To enable *wb_cti_o/*wb_bte_o ports,
389
// define this macro.
390
//
391
//`define OR1200_WB_B3
392
 
393
//
394 788 lampret
// Enable additional synthesis directives if using
395 790 lampret
// _Synopsys_ synthesis tool
396 788 lampret
//
397
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
398
 
399
//
400 1022 lampret
// Enables default statement in some case blocks
401
// and disables Synopsys synthesis directive full_case
402
//
403
// By default it is enabled. When disabled it
404
// can increase clock frequency.
405
//
406
`define OR1200_CASE_DEFAULT
407
 
408
//
409 504 lampret
// Operand width / register file address width
410 788 lampret
//
411
// (DO NOT CHANGE)
412
//
413 504 lampret
`define OR1200_OPERAND_WIDTH            32
414
`define OR1200_REGFILE_ADDR_WIDTH       5
415
 
416
//
417 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
418
// also set (compare) flag when result of their
419
// operation equals zero
420
//
421
// At the time of writing this, default or32
422
// C/C++ compiler doesn't generate code that
423
// would benefit from this optimization.
424
//
425
// By default this optimization is disabled to
426
// save area.
427
//
428
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
429
 
430
//
431
// Implement l.addc/l.addic instructions and SR[CY]
432
//
433
// At the time of writing this, or32
434
// C/C++ compiler doesn't generate l.addc/l.addic
435
// instructions. However or32 assembler
436
// can assemble code that uses l.addc/l.addic insns.
437
//
438
// By default implementation of l.addc/l.addic
439
// instructions and SR[CY] is disabled to save
440
// area.
441
//
442 1033 lampret
// [Because this define controles implementation
443
//  of SR[CY] write enable, if it is not enabled,
444
//  l.add/l.addi also don't set SR[CY].]
445
//
446 1032 lampret
//`define OR1200_IMPL_ADDC
447
 
448
//
449 1035 lampret
// Implement optional l.div/l.divu instructions
450
//
451
// By default divide instructions are not implemented
452
// to save area and increase clock frequency. or32 C/C++
453
// compiler can use soft library for division.
454
//
455
//`define OR1200_IMPL_DIV
456
 
457
//
458 504 lampret
// Implement rotate in the ALU
459
//
460 1032 lampret
// At the time of writing this, or32
461
// C/C++ compiler doesn't generate rotate
462
// instructions. However or32 assembler
463
// can assemble code that uses rotate insn.
464
// This means that rotate instructions
465
// must be used manually inserted.
466
//
467
// By default implementation of rotate
468
// is disabled to save area and increase
469
// clock frequency.
470
//
471 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
472
 
473
//
474
// Type of ALU compare to implement
475
//
476 1032 lampret
// Try either one to find what yields
477
// higher clock frequencyin your case.
478
//
479 504 lampret
//`define OR1200_IMPL_ALU_COMP1
480
`define OR1200_IMPL_ALU_COMP2
481
 
482
//
483
// Select between low-power (larger) multiplier or faster multiplier
484
//
485 776 lampret
//`define OR1200_LOWPWR_MULT
486 504 lampret
 
487
//
488 1139 lampret
// Clock ratio RISC clock versus WB clock
489 504 lampret
//
490 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
491
// both defines
492 504 lampret
//
493 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
494
// and use clmode to set ratio
495
//
496
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
497
// clmode to set ratio
498
//
499 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
500 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
501 504 lampret
 
502
//
503
// Type of register file RAM
504
//
505 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
506 504 lampret
// `define OR1200_RFRAM_TWOPORT
507 870 lampret
//
508 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
509 870 lampret
`define OR1200_RFRAM_DUALPORT
510
//
511 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
512
//`define OR1200_RFRAM_GENERIC
513 504 lampret
 
514
//
515 776 lampret
// Type of mem2reg aligner to implement.
516 504 lampret
//
517 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
518
// circuit, however with today tools it will
519
// most probably give you slower circuit.
520
//
521
`define OR1200_IMPL_MEM2REG1
522
//`define OR1200_IMPL_MEM2REG2
523 504 lampret
 
524
//
525
// ALUOPs
526
//
527
`define OR1200_ALUOP_WIDTH      4
528 636 lampret
`define OR1200_ALUOP_NOP        4'd4
529 504 lampret
/* Order defined by arith insns that have two source operands both in regs
530
   (see binutils/include/opcode/or32.h) */
531
`define OR1200_ALUOP_ADD        4'd0
532
`define OR1200_ALUOP_ADDC       4'd1
533
`define OR1200_ALUOP_SUB        4'd2
534
`define OR1200_ALUOP_AND        4'd3
535 636 lampret
`define OR1200_ALUOP_OR         4'd4
536 504 lampret
`define OR1200_ALUOP_XOR        4'd5
537
`define OR1200_ALUOP_MUL        4'd6
538
`define OR1200_ALUOP_SHROT      4'd8
539
`define OR1200_ALUOP_DIV        4'd9
540
`define OR1200_ALUOP_DIVU       4'd10
541
/* Order not specifically defined. */
542
`define OR1200_ALUOP_IMM        4'd11
543
`define OR1200_ALUOP_MOVHI      4'd12
544
`define OR1200_ALUOP_COMP       4'd13
545
`define OR1200_ALUOP_MTSR       4'd14
546
`define OR1200_ALUOP_MFSR       4'd15
547
 
548
//
549
// MACOPs
550
//
551
`define OR1200_MACOP_WIDTH      2
552
`define OR1200_MACOP_NOP        2'b00
553
`define OR1200_MACOP_MAC        2'b01
554
`define OR1200_MACOP_MSB        2'b10
555
 
556
//
557
// Shift/rotate ops
558
//
559
`define OR1200_SHROTOP_WIDTH    2
560
`define OR1200_SHROTOP_NOP      2'd0
561
`define OR1200_SHROTOP_SLL      2'd0
562
`define OR1200_SHROTOP_SRL      2'd1
563
`define OR1200_SHROTOP_SRA      2'd2
564
`define OR1200_SHROTOP_ROR      2'd3
565
 
566
// Execution cycles per instruction
567
`define OR1200_MULTICYCLE_WIDTH 2
568
`define OR1200_ONE_CYCLE                2'd0
569
`define OR1200_TWO_CYCLES               2'd1
570
 
571
// Operand MUX selects
572
`define OR1200_SEL_WIDTH                2
573
`define OR1200_SEL_RF                   2'd0
574
`define OR1200_SEL_IMM                  2'd1
575
`define OR1200_SEL_EX_FORW              2'd2
576
`define OR1200_SEL_WB_FORW              2'd3
577
 
578
//
579
// BRANCHOPs
580
//
581
`define OR1200_BRANCHOP_WIDTH           3
582
`define OR1200_BRANCHOP_NOP             3'd0
583
`define OR1200_BRANCHOP_J               3'd1
584
`define OR1200_BRANCHOP_JR              3'd2
585
`define OR1200_BRANCHOP_BAL             3'd3
586
`define OR1200_BRANCHOP_BF              3'd4
587
`define OR1200_BRANCHOP_BNF             3'd5
588
`define OR1200_BRANCHOP_RFE             3'd6
589
 
590
//
591
// LSUOPs
592
//
593
// Bit 0: sign extend
594
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
595
// Bit 3: 0 load, 1 store
596
`define OR1200_LSUOP_WIDTH              4
597
`define OR1200_LSUOP_NOP                4'b0000
598
`define OR1200_LSUOP_LBZ                4'b0010
599
`define OR1200_LSUOP_LBS                4'b0011
600
`define OR1200_LSUOP_LHZ                4'b0100
601
`define OR1200_LSUOP_LHS                4'b0101
602
`define OR1200_LSUOP_LWZ                4'b0110
603
`define OR1200_LSUOP_LWS                4'b0111
604
`define OR1200_LSUOP_LD         4'b0001
605
`define OR1200_LSUOP_SD         4'b1000
606
`define OR1200_LSUOP_SB         4'b1010
607
`define OR1200_LSUOP_SH         4'b1100
608
`define OR1200_LSUOP_SW         4'b1110
609
 
610
// FETCHOPs
611
`define OR1200_FETCHOP_WIDTH            1
612
`define OR1200_FETCHOP_NOP              1'b0
613
`define OR1200_FETCHOP_LW               1'b1
614
 
615
//
616
// Register File Write-Back OPs
617
//
618
// Bit 0: register file write enable
619
// Bits 2-1: write-back mux selects
620
`define OR1200_RFWBOP_WIDTH             3
621
`define OR1200_RFWBOP_NOP               3'b000
622
`define OR1200_RFWBOP_ALU               3'b001
623
`define OR1200_RFWBOP_LSU               3'b011
624
`define OR1200_RFWBOP_SPRS              3'b101
625
`define OR1200_RFWBOP_LR                3'b111
626
 
627
// Compare instructions
628
`define OR1200_COP_SFEQ       3'b000
629
`define OR1200_COP_SFNE       3'b001
630
`define OR1200_COP_SFGT       3'b010
631
`define OR1200_COP_SFGE       3'b011
632
`define OR1200_COP_SFLT       3'b100
633
`define OR1200_COP_SFLE       3'b101
634
`define OR1200_COP_X          3'b111
635
`define OR1200_SIGNED_COMPARE 'd3
636
`define OR1200_COMPOP_WIDTH     4
637
 
638
//
639
// TAGs for instruction bus
640
//
641
`define OR1200_ITAG_IDLE        4'h0    // idle bus
642
`define OR1200_ITAG_NI          4'h1    // normal insn
643
`define OR1200_ITAG_BE          4'hb    // Bus error exception
644
`define OR1200_ITAG_PE          4'hc    // Page fault exception
645
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
646
 
647
//
648
// TAGs for data bus
649
//
650
`define OR1200_DTAG_IDLE        4'h0    // idle bus
651
`define OR1200_DTAG_ND          4'h1    // normal data
652
`define OR1200_DTAG_AE          4'ha    // Alignment exception
653
`define OR1200_DTAG_BE          4'hb    // Bus error exception
654
`define OR1200_DTAG_PE          4'hc    // Page fault exception
655
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
656
 
657
 
658
//////////////////////////////////////////////
659
//
660
// ORBIS32 ISA specifics
661
//
662
 
663
// SHROT_OP position in machine word
664
`define OR1200_SHROTOP_POS              7:6
665
 
666
// ALU instructions multicycle field in machine word
667
`define OR1200_ALUMCYC_POS              9:8
668
 
669
//
670
// Instruction opcode groups (basic)
671
//
672
`define OR1200_OR32_J                 6'b000000
673
`define OR1200_OR32_JAL               6'b000001
674
`define OR1200_OR32_BNF               6'b000011
675
`define OR1200_OR32_BF                6'b000100
676
`define OR1200_OR32_NOP               6'b000101
677
`define OR1200_OR32_MOVHI             6'b000110
678
`define OR1200_OR32_XSYNC             6'b001000
679
`define OR1200_OR32_RFE               6'b001001
680
/* */
681
`define OR1200_OR32_JR                6'b010001
682
`define OR1200_OR32_JALR              6'b010010
683
`define OR1200_OR32_MACI              6'b010011
684
/* */
685
`define OR1200_OR32_LWZ               6'b100001
686
`define OR1200_OR32_LBZ               6'b100011
687
`define OR1200_OR32_LBS               6'b100100
688
`define OR1200_OR32_LHZ               6'b100101
689
`define OR1200_OR32_LHS               6'b100110
690
`define OR1200_OR32_ADDI              6'b100111
691
`define OR1200_OR32_ADDIC             6'b101000
692
`define OR1200_OR32_ANDI              6'b101001
693
`define OR1200_OR32_ORI               6'b101010
694
`define OR1200_OR32_XORI              6'b101011
695
`define OR1200_OR32_MULI              6'b101100
696
`define OR1200_OR32_MFSPR             6'b101101
697
`define OR1200_OR32_SH_ROTI           6'b101110
698
`define OR1200_OR32_SFXXI             6'b101111
699
/* */
700
`define OR1200_OR32_MTSPR             6'b110000
701
`define OR1200_OR32_MACMSB            6'b110001
702
/* */
703
`define OR1200_OR32_SW                6'b110101
704
`define OR1200_OR32_SB                6'b110110
705
`define OR1200_OR32_SH                6'b110111
706
`define OR1200_OR32_ALU               6'b111000
707
`define OR1200_OR32_SFXX              6'b111001
708
 
709
 
710
/////////////////////////////////////////////////////
711
//
712
// Exceptions
713
//
714 1155 lampret
 
715
//
716
// Exception vectors per OR1K architecture:
717
// 0xP0000100 - reset
718
// 0xP0000200 - bus error
719
// ... etc
720
// where P represents exception prefix.
721
//
722
// Exception vectors can be customized as per
723
// the following formula:
724
// 0xPMMMMNVV - exception N
725
//
726
// P represents exception prefix
727
// MMMM represents middle part that is usually 16 bits
728
//   wide and starts with all bits zero
729
// N represents exception N
730
// VV represents length of the individual vector space,
731
//   usually it is 8 bits wide and starts with all bits zero
732
//
733
 
734
//
735
// MMMM and VV parts
736
//
737
// Sum of these two defines needs to be 24
738
// (assuming N and P width are each 4 bits)
739
//
740
`define OR1200_EXCEPT_MMMM              16'h0000
741
`define OR1200_EXCEPT_VV                8'h00
742
 
743
//
744
// N part width
745
//
746 504 lampret
`define OR1200_EXCEPT_WIDTH 4
747 1155 lampret
 
748
//
749
// Definition of exception vectors
750
//
751
// To avoid implementation of a certain exception,
752
// simply comment out corresponding line
753
//
754 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
755
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
756
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
757
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
758
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
759
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
760
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
761 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
762 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
763
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
764 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
765 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
766
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
767
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
768
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
769
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
770
 
771
 
772
/////////////////////////////////////////////////////
773
//
774
// SPR groups
775
//
776
 
777
// Bits that define the group
778
`define OR1200_SPR_GROUP_BITS   15:11
779
 
780
// Width of the group bits
781
`define OR1200_SPR_GROUP_WIDTH  5
782
 
783
// Bits that define offset inside the group
784
`define OR1200_SPR_OFS_BITS 10:0
785
 
786
// List of groups
787
`define OR1200_SPR_GROUP_SYS    5'd00
788
`define OR1200_SPR_GROUP_DMMU   5'd01
789
`define OR1200_SPR_GROUP_IMMU   5'd02
790
`define OR1200_SPR_GROUP_DC     5'd03
791
`define OR1200_SPR_GROUP_IC     5'd04
792
`define OR1200_SPR_GROUP_MAC    5'd05
793
`define OR1200_SPR_GROUP_DU     5'd06
794
`define OR1200_SPR_GROUP_PM     5'd08
795
`define OR1200_SPR_GROUP_PIC    5'd09
796
`define OR1200_SPR_GROUP_TT     5'd10
797
 
798
 
799
/////////////////////////////////////////////////////
800
//
801
// System group
802
//
803
 
804
//
805
// System registers
806
//
807
`define OR1200_SPR_CFGR         7'd0
808
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
809
`define OR1200_SPR_NPC          11'd16
810
`define OR1200_SPR_SR           11'd17
811
`define OR1200_SPR_PPC          11'd18
812
`define OR1200_SPR_EPCR         11'd32
813
`define OR1200_SPR_EEAR         11'd48
814
`define OR1200_SPR_ESR          11'd64
815
 
816
//
817
// SR bits
818
//
819 589 lampret
`define OR1200_SR_WIDTH 16
820
`define OR1200_SR_SM   0
821
`define OR1200_SR_TEE  1
822
`define OR1200_SR_IEE  2
823 504 lampret
`define OR1200_SR_DCE  3
824
`define OR1200_SR_ICE  4
825
`define OR1200_SR_DME  5
826
`define OR1200_SR_IME  6
827
`define OR1200_SR_LEE  7
828
`define OR1200_SR_CE   8
829
`define OR1200_SR_F    9
830 589 lampret
`define OR1200_SR_CY   10       // Unused
831
`define OR1200_SR_OV   11       // Unused
832
`define OR1200_SR_OVE  12       // Unused
833
`define OR1200_SR_DSX  13       // Unused
834
`define OR1200_SR_EPH  14
835
`define OR1200_SR_FO   15
836
`define OR1200_SR_CID  31:28    // Unimplemented
837 504 lampret
 
838
// Bits that define offset inside the group
839
`define OR1200_SPROFS_BITS 10:0
840
 
841
 
842
/////////////////////////////////////////////////////
843
//
844
// Power Management (PM)
845
//
846
 
847
// Define it if you want PM implemented
848
`define OR1200_PM_IMPLEMENTED
849
 
850
// Bit positions inside PMR (don't change)
851
`define OR1200_PM_PMR_SDF 3:0
852
`define OR1200_PM_PMR_DME 4
853
`define OR1200_PM_PMR_SME 5
854
`define OR1200_PM_PMR_DCGE 6
855
`define OR1200_PM_PMR_UNUSED 31:7
856
 
857
// PMR offset inside PM group of registers
858
`define OR1200_PM_OFS_PMR 11'b0
859
 
860
// PM group
861
`define OR1200_SPRGRP_PM 5'd8
862
 
863
// Define if PMR can be read/written at any address inside PM group
864
`define OR1200_PM_PARTIAL_DECODING
865
 
866
// Define if reading PMR is allowed
867
`define OR1200_PM_READREGS
868
 
869
// Define if unused PMR bits should be zero
870
`define OR1200_PM_UNUSED_ZERO
871
 
872
 
873
/////////////////////////////////////////////////////
874
//
875
// Debug Unit (DU)
876
//
877
 
878
// Define it if you want DU implemented
879
`define OR1200_DU_IMPLEMENTED
880
 
881 895 lampret
// Define if you want trace buffer
882
// (for now only available for Xilinx Virtex FPGAs)
883 962 lampret
`ifdef OR1200_ASIC
884
`else
885 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
886 962 lampret
`endif
887 895 lampret
 
888 504 lampret
// Address offsets of DU registers inside DU group
889 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
890
`define OR1200_DU_OFS_DMR2 11'd17
891
`define OR1200_DU_OFS_DSR 11'd20
892
`define OR1200_DU_OFS_DRR 11'd21
893 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
894
`define OR1200_DU_OFS_TBIA 11'h1xx
895
`define OR1200_DU_OFS_TBIM 11'h2xx
896
`define OR1200_DU_OFS_TBAR 11'h3xx
897
`define OR1200_DU_OFS_TBTS 11'h4xx
898 504 lampret
 
899
// Position of offset bits inside SPR address
900 895 lampret
`define OR1200_DUOFS_BITS 10:0
901 504 lampret
 
902
// Define if you want these DU registers to be implemented
903
`define OR1200_DU_DMR1
904
`define OR1200_DU_DMR2
905
`define OR1200_DU_DSR
906
`define OR1200_DU_DRR
907
 
908
// DMR1 bits
909
`define OR1200_DU_DMR1_ST 22
910
 
911
// DSR bits
912
`define OR1200_DU_DSR_WIDTH     14
913
`define OR1200_DU_DSR_RSTE      0
914
`define OR1200_DU_DSR_BUSEE     1
915
`define OR1200_DU_DSR_DPFE      2
916
`define OR1200_DU_DSR_IPFE      3
917 589 lampret
`define OR1200_DU_DSR_TTE       4
918 504 lampret
`define OR1200_DU_DSR_AE        5
919
`define OR1200_DU_DSR_IIE       6
920 589 lampret
`define OR1200_DU_DSR_IE        7
921 504 lampret
`define OR1200_DU_DSR_DME       8
922
`define OR1200_DU_DSR_IME       9
923
`define OR1200_DU_DSR_RE        10
924
`define OR1200_DU_DSR_SCE       11
925
`define OR1200_DU_DSR_BE        12
926
`define OR1200_DU_DSR_TE        13
927
 
928
// DRR bits
929
`define OR1200_DU_DRR_RSTE      0
930
`define OR1200_DU_DRR_BUSEE     1
931
`define OR1200_DU_DRR_DPFE      2
932
`define OR1200_DU_DRR_IPFE      3
933 589 lampret
`define OR1200_DU_DRR_TTE       4
934 504 lampret
`define OR1200_DU_DRR_AE        5
935
`define OR1200_DU_DRR_IIE       6
936 589 lampret
`define OR1200_DU_DRR_IE        7
937 504 lampret
`define OR1200_DU_DRR_DME       8
938
`define OR1200_DU_DRR_IME       9
939
`define OR1200_DU_DRR_RE        10
940
`define OR1200_DU_DRR_SCE       11
941
`define OR1200_DU_DRR_BE        12
942
`define OR1200_DU_DRR_TE        13
943
 
944
// Define if reading DU regs is allowed
945
`define OR1200_DU_READREGS
946
 
947
// Define if unused DU registers bits should be zero
948
`define OR1200_DU_UNUSED_ZERO
949
 
950
// DU operation commands
951
`define OR1200_DU_OP_READSPR    3'd4
952
`define OR1200_DU_OP_WRITESPR   3'd5
953
 
954 737 lampret
// Define if IF/LSU status is not needed by devel i/f
955
`define OR1200_DU_STATUS_UNIMPLEMENTED
956 504 lampret
 
957
/////////////////////////////////////////////////////
958
//
959
// Programmable Interrupt Controller (PIC)
960
//
961
 
962
// Define it if you want PIC implemented
963
`define OR1200_PIC_IMPLEMENTED
964
 
965
// Define number of interrupt inputs (2-31)
966
`define OR1200_PIC_INTS 20
967
 
968
// Address offsets of PIC registers inside PIC group
969
`define OR1200_PIC_OFS_PICMR 2'd0
970
`define OR1200_PIC_OFS_PICSR 2'd2
971
 
972
// Position of offset bits inside SPR address
973
`define OR1200_PICOFS_BITS 1:0
974
 
975
// Define if you want these PIC registers to be implemented
976
`define OR1200_PIC_PICMR
977
`define OR1200_PIC_PICSR
978
 
979
// Define if reading PIC registers is allowed
980
`define OR1200_PIC_READREGS
981
 
982
// Define if unused PIC register bits should be zero
983
`define OR1200_PIC_UNUSED_ZERO
984
 
985
 
986
/////////////////////////////////////////////////////
987
//
988
// Tick Timer (TT)
989
//
990
 
991
// Define it if you want TT implemented
992
`define OR1200_TT_IMPLEMENTED
993
 
994
// Address offsets of TT registers inside TT group
995
`define OR1200_TT_OFS_TTMR 1'd0
996
`define OR1200_TT_OFS_TTCR 1'd1
997
 
998
// Position of offset bits inside SPR group
999
`define OR1200_TTOFS_BITS 0
1000
 
1001
// Define if you want these TT registers to be implemented
1002
`define OR1200_TT_TTMR
1003
`define OR1200_TT_TTCR
1004
 
1005
// TTMR bits
1006
`define OR1200_TT_TTMR_TP 27:0
1007
`define OR1200_TT_TTMR_IP 28
1008
`define OR1200_TT_TTMR_IE 29
1009
`define OR1200_TT_TTMR_M 31:30
1010
 
1011
// Define if reading TT registers is allowed
1012
`define OR1200_TT_READREGS
1013
 
1014
 
1015
//////////////////////////////////////////////
1016
//
1017
// MAC
1018
//
1019
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1020
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1021
 
1022
 
1023
//////////////////////////////////////////////
1024
//
1025
// Data MMU (DMMU)
1026
//
1027
 
1028
//
1029
// Address that selects between TLB TR and MR
1030
//
1031 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1032 504 lampret
 
1033
//
1034
// DTLBMR fields
1035
//
1036
`define OR1200_DTLBMR_V_BITS    0
1037
`define OR1200_DTLBMR_CID_BITS  4:1
1038
`define OR1200_DTLBMR_RES_BITS  11:5
1039
`define OR1200_DTLBMR_VPN_BITS  31:13
1040
 
1041
//
1042
// DTLBTR fields
1043
//
1044
`define OR1200_DTLBTR_CC_BITS   0
1045
`define OR1200_DTLBTR_CI_BITS   1
1046
`define OR1200_DTLBTR_WBC_BITS  2
1047
`define OR1200_DTLBTR_WOM_BITS  3
1048
`define OR1200_DTLBTR_A_BITS    4
1049
`define OR1200_DTLBTR_D_BITS    5
1050
`define OR1200_DTLBTR_URE_BITS  6
1051
`define OR1200_DTLBTR_UWE_BITS  7
1052
`define OR1200_DTLBTR_SRE_BITS  8
1053
`define OR1200_DTLBTR_SWE_BITS  9
1054
`define OR1200_DTLBTR_RES_BITS  11:10
1055
`define OR1200_DTLBTR_PPN_BITS  31:13
1056
 
1057
//
1058
// DTLB configuration
1059
//
1060
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1061
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1062
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1063
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1064
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1065
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1066
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1067
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1068
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1069
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1070
 
1071 660 lampret
//
1072
// Cache inhibit while DMMU is not enabled/implemented
1073
//
1074
// cache inhibited 0GB-4GB              1'b1
1075 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1076
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1077
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1078
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1079 660 lampret
// cached 0GB-4GB                       1'b0
1080
//
1081
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1082 504 lampret
 
1083 660 lampret
 
1084 504 lampret
//////////////////////////////////////////////
1085
//
1086
// Insn MMU (IMMU)
1087
//
1088
 
1089
//
1090
// Address that selects between TLB TR and MR
1091
//
1092 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1093 504 lampret
 
1094
//
1095
// ITLBMR fields
1096
//
1097
`define OR1200_ITLBMR_V_BITS    0
1098
`define OR1200_ITLBMR_CID_BITS  4:1
1099
`define OR1200_ITLBMR_RES_BITS  11:5
1100
`define OR1200_ITLBMR_VPN_BITS  31:13
1101
 
1102
//
1103
// ITLBTR fields
1104
//
1105
`define OR1200_ITLBTR_CC_BITS   0
1106
`define OR1200_ITLBTR_CI_BITS   1
1107
`define OR1200_ITLBTR_WBC_BITS  2
1108
`define OR1200_ITLBTR_WOM_BITS  3
1109
`define OR1200_ITLBTR_A_BITS    4
1110
`define OR1200_ITLBTR_D_BITS    5
1111
`define OR1200_ITLBTR_SXE_BITS  6
1112
`define OR1200_ITLBTR_UXE_BITS  7
1113
`define OR1200_ITLBTR_RES_BITS  11:8
1114
`define OR1200_ITLBTR_PPN_BITS  31:13
1115
 
1116
//
1117
// ITLB configuration
1118
//
1119
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1120
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1121
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1122
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1123
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1124
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1125
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1126
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1127
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1128
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1129
 
1130 660 lampret
//
1131
// Cache inhibit while IMMU is not enabled/implemented
1132 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1133 660 lampret
//
1134
// cache inhibited 0GB-4GB              1'b1
1135 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1136
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1137
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1138
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1139 660 lampret
// cached 0GB-4GB                       1'b0
1140
//
1141 735 lampret
`define OR1200_IMMU_CI                  1'b0
1142 504 lampret
 
1143 660 lampret
 
1144 504 lampret
/////////////////////////////////////////////////
1145
//
1146
// Insn cache (IC)
1147
//
1148
 
1149
// 3 for 8 bytes, 4 for 16 bytes etc
1150
`define OR1200_ICLS             4
1151
 
1152
//
1153
// IC configurations
1154
//
1155
`ifdef OR1200_IC_1W_4KB
1156
`define OR1200_ICSIZE                   12                      // 4096
1157
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1158
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1159
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1160
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1161
`define OR1200_ICTAG_W                  21
1162
`endif
1163
`ifdef OR1200_IC_1W_8KB
1164
`define OR1200_ICSIZE                   13                      // 8192
1165
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1166
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1167
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1168
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1169
`define OR1200_ICTAG_W                  20
1170
`endif
1171
 
1172
 
1173
/////////////////////////////////////////////////
1174
//
1175
// Data cache (DC)
1176
//
1177
 
1178
// 3 for 8 bytes, 4 for 16 bytes etc
1179
`define OR1200_DCLS             4
1180
 
1181 636 lampret
// Define to perform store refill (potential performance penalty)
1182
// `define OR1200_DC_STORE_REFILL
1183
 
1184 504 lampret
//
1185
// DC configurations
1186
//
1187
`ifdef OR1200_DC_1W_4KB
1188
`define OR1200_DCSIZE                   12                      // 4096
1189
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1190
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1191
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1192
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1193
`define OR1200_DCTAG_W                  21
1194
`endif
1195
`ifdef OR1200_DC_1W_8KB
1196
`define OR1200_DCSIZE                   13                      // 8192
1197
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1198
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1199
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1200
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1201
`define OR1200_DCTAG_W                  20
1202
`endif
1203 994 lampret
 
1204
/////////////////////////////////////////////////
1205
//
1206
// Store buffer (SB)
1207
//
1208
 
1209
//
1210
// Store buffer
1211
//
1212
// It will improve performance by "caching" CPU stores
1213
// using store buffer. This is most important for function
1214
// prologues because DC can only work in write though mode
1215
// and all stores would have to complete external WB writes
1216
// to memory.
1217
// Store buffer is between DC and data BIU.
1218
// All stores will be stored into store buffer and immediately
1219
// completed by the CPU, even though actual external writes
1220
// will be performed later. As a consequence store buffer masks
1221
// all data bus errors related to stores (data bus errors
1222
// related to loads are delivered normally).
1223
// All pending CPU loads will wait until store buffer is empty to
1224
// ensure strict memory model. Right now this is necessary because
1225
// we don't make destinction between cached and cache inhibited
1226
// address space, so we simply empty store buffer until loads
1227
// can begin.
1228
//
1229
// It makes design a bit bigger, depending what is the number of
1230
// entries in SB FIFO. Number of entries can be changed further
1231
// down.
1232
//
1233
//`define OR1200_SB_IMPLEMENTED
1234
 
1235
//
1236
// Number of store buffer entries
1237
//
1238
// Verified number of entries are 4 and 8 entries
1239
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1240
// always match 2**OR1200_SB_LOG.
1241
// To disable store buffer, undefine
1242
// OR1200_SB_IMPLEMENTED.
1243
//
1244
`define OR1200_SB_LOG           2       // 2 or 3
1245
`define OR1200_SB_ENTRIES       4       // 4 or 8
1246 1023 lampret
 
1247
 
1248
/////////////////////////////////////////////////////
1249
//
1250
// VR, UPR and Configuration Registers
1251
//
1252
//
1253
// VR, UPR and configuration registers are optional. If 
1254
// implemented, operating system can automatically figure
1255
// out how to use the processor because it knows 
1256
// what units are available in the processor and how they
1257
// are configured.
1258
//
1259
// This section must be last in or1200_defines.v file so
1260
// that all units are already configured and thus
1261
// configuration registers are properly set.
1262
// 
1263
 
1264
// Define if you want configuration registers implemented
1265
`define OR1200_CFGR_IMPLEMENTED
1266
 
1267
// Define if you want full address decode inside SYS group
1268
`define OR1200_SYS_FULL_DECODE
1269
 
1270
// Offsets of VR, UPR and CFGR registers
1271
`define OR1200_SPRGRP_SYS_VR            4'h0
1272
`define OR1200_SPRGRP_SYS_UPR           4'h1
1273
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1274
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1275
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1276
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1277
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1278
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1279
 
1280
// VR fields
1281
`define OR1200_VR_REV_BITS              5:0
1282
`define OR1200_VR_RES1_BITS             15:6
1283
`define OR1200_VR_CFG_BITS              23:16
1284
`define OR1200_VR_VER_BITS              31:24
1285
 
1286
// VR values
1287
`define OR1200_VR_REV                   6'h00
1288
`define OR1200_VR_RES1                  10'h000
1289
`define OR1200_VR_CFG                   8'h00
1290
`define OR1200_VR_VER                   8'h12
1291
 
1292
// UPR fields
1293
`define OR1200_UPR_UP_BITS              0
1294
`define OR1200_UPR_DCP_BITS             1
1295
`define OR1200_UPR_ICP_BITS             2
1296
`define OR1200_UPR_DMP_BITS             3
1297
`define OR1200_UPR_IMP_BITS             4
1298
`define OR1200_UPR_MP_BITS              5
1299
`define OR1200_UPR_DUP_BITS             6
1300
`define OR1200_UPR_PCUP_BITS            7
1301
`define OR1200_UPR_PMP_BITS             8
1302
`define OR1200_UPR_PICP_BITS            9
1303
`define OR1200_UPR_TTP_BITS             10
1304
`define OR1200_UPR_RES1_BITS            23:11
1305
`define OR1200_UPR_CUP_BITS             31:24
1306
 
1307
// UPR values
1308
`define OR1200_UPR_UP                   1'b1
1309
`ifdef OR1200_NO_DC
1310
`define OR1200_UPR_DCP                  1'b0
1311
`else
1312
`define OR1200_UPR_DCP                  1'b1
1313
`endif
1314
`ifdef OR1200_NO_IC
1315
`define OR1200_UPR_ICP                  1'b0
1316
`else
1317
`define OR1200_UPR_ICP                  1'b1
1318
`endif
1319
`ifdef OR1200_NO_DMMU
1320
`define OR1200_UPR_DMP                  1'b0
1321
`else
1322
`define OR1200_UPR_DMP                  1'b1
1323
`endif
1324
`ifdef OR1200_NO_IMMU
1325
`define OR1200_UPR_IMP                  1'b0
1326
`else
1327
`define OR1200_UPR_IMP                  1'b1
1328
`endif
1329
`define OR1200_UPR_MP                   1'b1    // MAC always present
1330
`ifdef OR1200_DU_IMPLEMENTED
1331
`define OR1200_UPR_DUP                  1'b1
1332
`else
1333
`define OR1200_UPR_DUP                  1'b0
1334
`endif
1335
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1336
`ifdef OR1200_DU_IMPLEMENTED
1337
`define OR1200_UPR_PMP                  1'b1
1338
`else
1339
`define OR1200_UPR_PMP                  1'b0
1340
`endif
1341
`ifdef OR1200_DU_IMPLEMENTED
1342
`define OR1200_UPR_PICP                 1'b1
1343
`else
1344
`define OR1200_UPR_PICP                 1'b0
1345
`endif
1346
`ifdef OR1200_DU_IMPLEMENTED
1347
`define OR1200_UPR_TTP                  1'b1
1348
`else
1349
`define OR1200_UPR_TTP                  1'b0
1350
`endif
1351
`define OR1200_UPR_RES1                 13'h0000
1352
`define OR1200_UPR_CUP                  8'h00
1353
 
1354
// CPUCFGR fields
1355
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1356
`define OR1200_CPUCFGR_HGF_BITS 4
1357
`define OR1200_CPUCFGR_OB32S_BITS       5
1358
`define OR1200_CPUCFGR_OB64S_BITS       6
1359
`define OR1200_CPUCFGR_OF32S_BITS       7
1360
`define OR1200_CPUCFGR_OF64S_BITS       8
1361
`define OR1200_CPUCFGR_OV64S_BITS       9
1362
`define OR1200_CPUCFGR_RES1_BITS        31:10
1363
 
1364
// CPUCFGR values
1365
`define OR1200_CPUCFGR_NSGF             4'h0
1366
`define OR1200_CPUCFGR_HGF              1'b0
1367
`define OR1200_CPUCFGR_OB32S            1'b1
1368
`define OR1200_CPUCFGR_OB64S            1'b0
1369
`define OR1200_CPUCFGR_OF32S            1'b0
1370
`define OR1200_CPUCFGR_OF64S            1'b0
1371
`define OR1200_CPUCFGR_OV64S            1'b0
1372
`define OR1200_CPUCFGR_RES1             22'h000000
1373
 
1374
// DMMUCFGR fields
1375
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1376
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1377
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1378
`define OR1200_DMMUCFGR_CRI_BITS        8
1379
`define OR1200_DMMUCFGR_PRI_BITS        9
1380
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1381
`define OR1200_DMMUCFGR_HTR_BITS        11
1382
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1383
 
1384
// DMMUCFGR values
1385
`ifdef OR1200_NO_DMMU
1386
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1387
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1388
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1389
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1390
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1391
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1392
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1393
`define OR1200_DMMUCFGR_RES1            20'h00000
1394
`else
1395
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1396
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1397
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1398
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1399
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1400
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1401
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1402
`define OR1200_DMMUCFGR_RES1            20'h00000
1403
`endif
1404
 
1405
// IMMUCFGR fields
1406
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1407
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1408
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1409
`define OR1200_IMMUCFGR_CRI_BITS        8
1410
`define OR1200_IMMUCFGR_PRI_BITS        9
1411
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1412
`define OR1200_IMMUCFGR_HTR_BITS        11
1413
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1414
 
1415
// IMMUCFGR values
1416
`ifdef OR1200_NO_IMMU
1417
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1418
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1419
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1420
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1421
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1422
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1423
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1424
`define OR1200_IMMUCFGR_RES1            20'h00000
1425
`else
1426
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1427
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1428
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1429
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1430
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1431
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1432
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1433
`define OR1200_IMMUCFGR_RES1            20'h00000
1434
`endif
1435
 
1436
// DCCFGR fields
1437
`define OR1200_DCCFGR_NCW_BITS          2:0
1438
`define OR1200_DCCFGR_NCS_BITS          6:3
1439
`define OR1200_DCCFGR_CBS_BITS          7
1440
`define OR1200_DCCFGR_CWS_BITS          8
1441
`define OR1200_DCCFGR_CCRI_BITS         9
1442
`define OR1200_DCCFGR_CBIRI_BITS        10
1443
`define OR1200_DCCFGR_CBPRI_BITS        11
1444
`define OR1200_DCCFGR_CBLRI_BITS        12
1445
`define OR1200_DCCFGR_CBFRI_BITS        13
1446
`define OR1200_DCCFGR_CBWBRI_BITS       14
1447
`define OR1200_DCCFGR_RES1_BITS 31:15
1448
 
1449
// DCCFGR values
1450
`ifdef OR1200_NO_DC
1451
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1452
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1453
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1454
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1455
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1456
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1457
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1458
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1459
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1460
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1461
`define OR1200_DCCFGR_RES1              17'h00000
1462
`else
1463
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1464
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1465
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1466
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1467
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1468
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1469
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1470
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1471
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1472
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1473
`define OR1200_DCCFGR_RES1              17'h00000
1474
`endif
1475
 
1476
// ICCFGR fields
1477
`define OR1200_ICCFGR_NCW_BITS          2:0
1478
`define OR1200_ICCFGR_NCS_BITS          6:3
1479
`define OR1200_ICCFGR_CBS_BITS          7
1480
`define OR1200_ICCFGR_CWS_BITS          8
1481
`define OR1200_ICCFGR_CCRI_BITS         9
1482
`define OR1200_ICCFGR_CBIRI_BITS        10
1483
`define OR1200_ICCFGR_CBPRI_BITS        11
1484
`define OR1200_ICCFGR_CBLRI_BITS        12
1485
`define OR1200_ICCFGR_CBFRI_BITS        13
1486
`define OR1200_ICCFGR_CBWBRI_BITS       14
1487
`define OR1200_ICCFGR_RES1_BITS 31:15
1488
 
1489
// ICCFGR values
1490
`ifdef OR1200_NO_IC
1491
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1492
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1493
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1494
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1495
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1496
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1497
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1498
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1499
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1500
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1501
`define OR1200_ICCFGR_RES1              17'h00000
1502
`else
1503
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1504
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1505
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1506
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1507
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1508
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1509
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1510
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1511
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1512
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1513
`define OR1200_ICCFGR_RES1              17'h00000
1514
`endif
1515
 
1516
// DCFGR fields
1517
`define OR1200_DCFGR_NDP_BITS           2:0
1518
`define OR1200_DCFGR_WPCI_BITS          3
1519
`define OR1200_DCFGR_RES1_BITS          31:4
1520
 
1521
// DCFGR values
1522
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1523
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1524
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.