OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_10/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1063

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
48
// Added store buffer.
49
//
50 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
51
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
52
//
53 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
54
// Some of the warnings fixed.
55
//
56 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
57
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
58
//
59 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
60
// Fixed combinational loops.
61
//
62 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
63
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
64
//
65 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
66
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
67
//
68 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
69
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
70
//
71 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
72
// Changed DSR/DRR behavior and exception detection.
73
//
74
// Revision 1.12  2001/11/20 00:57:22  lampret
75
// Fixed width of du_except.
76
//
77
// Revision 1.11  2001/11/18 08:36:28  lampret
78
// For GDB changed single stepping and disabled trap exception.
79
//
80
// Revision 1.10  2001/10/21 17:57:16  lampret
81
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
82
//
83
// Revision 1.9  2001/10/14 13:12:10  lampret
84
// MP3 version.
85
//
86
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
87
// no message
88
//
89
// Revision 1.4  2001/08/13 03:36:20  lampret
90
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
91
//
92
// Revision 1.3  2001/08/09 13:39:33  lampret
93
// Major clean-up.
94
//
95
// Revision 1.2  2001/07/22 03:31:54  lampret
96
// Fixed RAM's oen bug. Cache bypass under development.
97
//
98
// Revision 1.1  2001/07/20 00:46:21  lampret
99
// Development version of RTL. Libraries are missing.
100
//
101
//
102
 
103
// synopsys translate_off
104
`include "timescale.v"
105
// synopsys translate_on
106
`include "or1200_defines.v"
107
 
108
module or1200_top(
109
        // System
110
        clk_i, rst_i, pic_ints_i, clmode_i,
111
 
112
        // Instruction WISHBONE INTERFACE
113
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
114
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_cab_o, iwb_dat_o,
115
 
116
        // Data WISHBONE INTERFACE
117
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
118
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_cab_o, dwb_dat_o,
119
 
120
        // External Debug Interface
121
        dbg_stall_i, dbg_dat_i, dbg_adr_i, dbg_op_i, dbg_ewt_i,
122
        dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o, dbg_dat_o,
123
 
124 1063 lampret
`ifdef OR1200_BIST
125
        // RAM BIST
126
        scanb_rst, scanb_si, scanb_so, scanb_en, scanb_clk,
127
`endif
128 504 lampret
        // Power Management
129
        pm_cpustall_i,
130
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
131
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
132
 
133
);
134
 
135
parameter dw = `OR1200_OPERAND_WIDTH;
136
parameter aw = `OR1200_OPERAND_WIDTH;
137
parameter ppic_ints = `OR1200_PIC_INTS;
138
 
139
//
140
// I/O
141
//
142
 
143
//
144
// System
145
//
146
input                   clk_i;
147
input                   rst_i;
148
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
149
input   [ppic_ints-1:0]  pic_ints_i;
150
 
151
//
152
// Instruction WISHBONE interface
153
//
154
input                   iwb_clk_i;      // clock input
155
input                   iwb_rst_i;      // reset input
156
input                   iwb_ack_i;      // normal termination
157
input                   iwb_err_i;      // termination w/ error
158
input                   iwb_rty_i;      // termination w/ retry
159
input   [dw-1:0] iwb_dat_i;      // input data bus
160
output                  iwb_cyc_o;      // cycle valid output
161
output  [aw-1:0] iwb_adr_o;      // address bus outputs
162
output                  iwb_stb_o;      // strobe output
163
output                  iwb_we_o;       // indicates write transfer
164
output  [3:0]            iwb_sel_o;      // byte select outputs
165
output                  iwb_cab_o;      // indicates consecutive address burst
166
output  [dw-1:0] iwb_dat_o;      // output data bus
167
 
168
//
169
// Data WISHBONE interface
170
//
171
input                   dwb_clk_i;      // clock input
172
input                   dwb_rst_i;      // reset input
173
input                   dwb_ack_i;      // normal termination
174
input                   dwb_err_i;      // termination w/ error
175
input                   dwb_rty_i;      // termination w/ retry
176
input   [dw-1:0] dwb_dat_i;      // input data bus
177
output                  dwb_cyc_o;      // cycle valid output
178
output  [aw-1:0] dwb_adr_o;      // address bus outputs
179
output                  dwb_stb_o;      // strobe output
180
output                  dwb_we_o;       // indicates write transfer
181
output  [3:0]            dwb_sel_o;      // byte select outputs
182
output                  dwb_cab_o;      // indicates consecutive address burst
183
output  [dw-1:0] dwb_dat_o;      // output data bus
184
 
185
//
186
// External Debug Interface
187
//
188
input                   dbg_stall_i;    // External Stall Input
189
input   [dw-1:0] dbg_dat_i;      // External Data Input
190
input   [aw-1:0] dbg_adr_i;      // External Address Input
191
input   [2:0]            dbg_op_i;       // External Operation Select Input
192
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
193
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
194
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
195
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
196
output                  dbg_bp_o;       // Breakpoint Output
197
output  [dw-1:0] dbg_dat_o;      // External Data Output
198
 
199 1063 lampret
`ifdef OR1200_BIST
200 504 lampret
//
201 1063 lampret
// RAM BIST
202
//
203
input                   scanb_rst,
204
                        scanb_si,
205
                        scanb_en,
206
                        scanb_clk;
207
output                  scanb_so;
208
`endif
209
 
210
//
211 504 lampret
// Power Management
212
//
213
input                   pm_cpustall_i;
214
output  [3:0]            pm_clksd_o;
215
output                  pm_dc_gate_o;
216
output                  pm_ic_gate_o;
217
output                  pm_dmmu_gate_o;
218
output                  pm_immu_gate_o;
219
output                  pm_tt_gate_o;
220
output                  pm_cpu_gate_o;
221
output                  pm_wakeup_o;
222
output                  pm_lvolt_o;
223
 
224
 
225
//
226
// Internal wires and regs
227
//
228
 
229
//
230 977 lampret
// DC to SB
231 504 lampret
//
232 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
233
wire    [aw-1:0] dcsb_adr_dc;
234
wire                    dcsb_cyc_dc;
235
wire                    dcsb_stb_dc;
236
wire                    dcsb_we_dc;
237
wire    [3:0]            dcsb_sel_dc;
238
wire                    dcsb_cab_dc;
239
wire    [dw-1:0] dcsb_dat_sb;
240
wire                    dcsb_ack_sb;
241
wire                    dcsb_err_sb;
242 504 lampret
 
243
//
244 977 lampret
// SB to BIU
245
//
246
wire    [dw-1:0] sbbiu_dat_sb;
247
wire    [aw-1:0] sbbiu_adr_sb;
248
wire                    sbbiu_cyc_sb;
249
wire                    sbbiu_stb_sb;
250
wire                    sbbiu_we_sb;
251
wire    [3:0]            sbbiu_sel_sb;
252
wire                    sbbiu_cab_sb;
253
wire    [dw-1:0] sbbiu_dat_biu;
254
wire                    sbbiu_ack_biu;
255
wire                    sbbiu_err_biu;
256
 
257
//
258 504 lampret
// IC to BIU
259
//
260
wire    [dw-1:0] icbiu_dat_ic;
261
wire    [aw-1:0] icbiu_adr_ic;
262
wire                    icbiu_cyc_ic;
263
wire                    icbiu_stb_ic;
264
wire                    icbiu_we_ic;
265
wire    [3:0]            icbiu_sel_ic;
266
wire    [3:0]            icbiu_tag_ic;
267
wire    [dw-1:0] icbiu_dat_biu;
268
wire                    icbiu_ack_biu;
269
wire                    icbiu_err_biu;
270
wire    [3:0]            icbiu_tag_biu;
271
 
272
//
273
// CPU's SPR access to various RISC units (shared wires)
274
//
275
wire                    supv;
276
wire    [aw-1:0] spr_addr;
277
wire    [dw-1:0] spr_dat_cpu;
278
wire    [31:0]           spr_cs;
279
wire                    spr_we;
280
 
281
//
282
// DMMU and CPU
283
//
284
wire                    dmmu_en;
285
wire    [31:0]           spr_dat_dmmu;
286
 
287
//
288
// DMMU and DC
289
//
290
wire                    dcdmmu_err_dc;
291
wire    [3:0]            dcdmmu_tag_dc;
292
wire    [aw-1:0] dcdmmu_adr_dmmu;
293 660 lampret
wire                    dcdmmu_cycstb_dmmu;
294 504 lampret
wire                    dcdmmu_ci_dmmu;
295
 
296
//
297
// CPU and data memory subsystem
298
//
299
wire                    dc_en;
300
wire    [31:0]           dcpu_adr_cpu;
301
wire                    dcpu_we_cpu;
302
wire    [3:0]            dcpu_sel_cpu;
303
wire    [3:0]            dcpu_tag_cpu;
304
wire    [31:0]           dcpu_dat_cpu;
305
wire    [31:0]           dcpu_dat_dc;
306
wire                    dcpu_ack_dc;
307
wire                    dcpu_rty_dc;
308
wire                    dcpu_err_dmmu;
309
wire    [3:0]            dcpu_tag_dmmu;
310
 
311
//
312
// IMMU and CPU
313
//
314
wire                    immu_en;
315
wire    [31:0]           spr_dat_immu;
316
 
317
//
318
// CPU and insn memory subsystem
319
//
320
wire                    ic_en;
321
wire    [31:0]           icpu_adr_cpu;
322 660 lampret
wire                    icpu_cycstb_cpu;
323 504 lampret
wire    [3:0]            icpu_sel_cpu;
324
wire    [3:0]            icpu_tag_cpu;
325
wire    [31:0]           icpu_dat_ic;
326
wire                    icpu_ack_ic;
327
wire    [31:0]           icpu_adr_immu;
328
wire                    icpu_err_immu;
329
wire    [3:0]            icpu_tag_immu;
330
 
331
//
332
// IMMU and IC
333
//
334
wire    [aw-1:0] icimmu_adr_immu;
335 617 lampret
wire                    icimmu_rty_ic;
336 504 lampret
wire                    icimmu_err_ic;
337
wire    [3:0]            icimmu_tag_ic;
338 660 lampret
wire                    icimmu_cycstb_immu;
339 504 lampret
wire                    icimmu_ci_immu;
340
 
341
//
342
// Connection between CPU and PIC
343
//
344
wire    [dw-1:0] spr_dat_pic;
345
wire                    pic_wakeup;
346 589 lampret
wire                    sig_int;
347 504 lampret
 
348
//
349
// Connection between CPU and PM
350
//
351
wire    [dw-1:0] spr_dat_pm;
352
 
353
//
354
// CPU and TT
355
//
356
wire    [dw-1:0] spr_dat_tt;
357 589 lampret
wire                    sig_tick;
358 504 lampret
 
359
//
360
// Debug port and caches/MMUs
361
//
362
wire    [dw-1:0] spr_dat_du;
363
wire                    du_stall;
364
wire    [dw-1:0] du_addr;
365
wire    [dw-1:0] du_dat_du;
366
wire                    du_read;
367
wire                    du_write;
368
wire    [12:0]           du_except;
369
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
370 636 lampret
wire    [dw-1:0] du_dat_cpu;
371 504 lampret
 
372
wire                    ex_freeze;
373
wire    [31:0]           ex_insn;
374
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
375 895 lampret
wire    [31:0]           spr_dat_npc;
376
wire    [31:0]           rf_dataw;
377 504 lampret
 
378 1063 lampret
`ifdef OR1200_BIST
379
//
380
// RAM BIST
381
//
382
wire                    scanb_immu_so;
383
wire                    scanb_ic_so;
384
wire                    scanb_dmmu_so;
385
wire                    scanb_dc_so;
386
wire                    scanb_immu_si = scanb_si;
387
wire                    scanb_ic_si = scanb_immu_so;
388
wire                    scanb_dmmu_si = scanb_ic_so;
389
wire                    scanb_dc_si = scanb_dmmu_so;
390
assign                  scanb_so = scanb_dc_so;
391
`endif
392 895 lampret
 
393 1063 lampret
 
394 504 lampret
//
395
// Instantiation of Instruction WISHBONE BIU
396
//
397
or1200_wb_biu iwb_biu(
398
        // RISC clk, rst and clock control
399
        .clk(clk_i),
400
        .rst(rst_i),
401
        .clmode(clmode_i),
402
 
403
        // WISHBONE interface
404
        .wb_clk_i(iwb_clk_i),
405
        .wb_rst_i(iwb_rst_i),
406
        .wb_ack_i(iwb_ack_i),
407
        .wb_err_i(iwb_err_i),
408
        .wb_rty_i(iwb_rty_i),
409
        .wb_dat_i(iwb_dat_i),
410
        .wb_cyc_o(iwb_cyc_o),
411
        .wb_adr_o(iwb_adr_o),
412
        .wb_stb_o(iwb_stb_o),
413
        .wb_we_o(iwb_we_o),
414
        .wb_sel_o(iwb_sel_o),
415
        .wb_cab_o(iwb_cab_o),
416
        .wb_dat_o(iwb_dat_o),
417
 
418
        // Internal RISC bus
419
        .biu_dat_i(icbiu_dat_ic),
420
        .biu_adr_i(icbiu_adr_ic),
421
        .biu_cyc_i(icbiu_cyc_ic),
422
        .biu_stb_i(icbiu_stb_ic),
423
        .biu_we_i(icbiu_we_ic),
424
        .biu_sel_i(icbiu_sel_ic),
425
        .biu_cab_i(icbiu_cab_ic),
426
        .biu_dat_o(icbiu_dat_biu),
427
        .biu_ack_o(icbiu_ack_biu),
428
        .biu_err_o(icbiu_err_biu)
429
);
430
 
431
//
432
// Instantiation of Data WISHBONE BIU
433
//
434
or1200_wb_biu dwb_biu(
435
        // RISC clk, rst and clock control
436
        .clk(clk_i),
437
        .rst(rst_i),
438
        .clmode(clmode_i),
439
 
440
        // WISHBONE interface
441
        .wb_clk_i(dwb_clk_i),
442
        .wb_rst_i(dwb_rst_i),
443
        .wb_ack_i(dwb_ack_i),
444
        .wb_err_i(dwb_err_i),
445
        .wb_rty_i(dwb_rty_i),
446
        .wb_dat_i(dwb_dat_i),
447
        .wb_cyc_o(dwb_cyc_o),
448
        .wb_adr_o(dwb_adr_o),
449
        .wb_stb_o(dwb_stb_o),
450
        .wb_we_o(dwb_we_o),
451
        .wb_sel_o(dwb_sel_o),
452
        .wb_cab_o(dwb_cab_o),
453
        .wb_dat_o(dwb_dat_o),
454
 
455
        // Internal RISC bus
456 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
457
        .biu_adr_i(sbbiu_adr_sb),
458
        .biu_cyc_i(sbbiu_cyc_sb),
459
        .biu_stb_i(sbbiu_stb_sb),
460
        .biu_we_i(sbbiu_we_sb),
461
        .biu_sel_i(sbbiu_sel_sb),
462
        .biu_cab_i(sbbiu_cab_sb),
463
        .biu_dat_o(sbbiu_dat_biu),
464
        .biu_ack_o(sbbiu_ack_biu),
465
        .biu_err_o(sbbiu_err_biu)
466 504 lampret
);
467
 
468
//
469
// Instantiation of IMMU
470
//
471
or1200_immu_top or1200_immu_top(
472
        // Rst and clk
473
        .clk(clk_i),
474
        .rst(rst_i),
475
 
476 1063 lampret
`ifdef OR1200_BIST
477
        // RAM BIST
478
        .scanb_rst(scanb_rst),
479
        .scanb_si(scanb_immu_si),
480
        .scanb_so(scanb_immu_so),
481
        .scanb_en(scanb_en),
482
        .scanb_clk(scanb_clk),
483
`endif
484
 
485 504 lampret
        // CPU i/f
486
        .ic_en(ic_en),
487
        .immu_en(immu_en),
488
        .supv(supv),
489
        .icpu_adr_i(icpu_adr_cpu),
490 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
491 504 lampret
        .icpu_adr_o(icpu_adr_immu),
492
        .icpu_tag_o(icpu_tag_immu),
493 617 lampret
        .icpu_rty_o(icpu_rty_immu),
494 504 lampret
        .icpu_err_o(icpu_err_immu),
495
 
496
        // SPR access
497
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
498
        .spr_write(spr_we),
499
        .spr_addr(spr_addr),
500
        .spr_dat_i(spr_dat_cpu),
501
        .spr_dat_o(spr_dat_immu),
502
 
503
        // IC i/f
504 617 lampret
        .icimmu_rty_i(icimmu_rty_ic),
505 504 lampret
        .icimmu_err_i(icimmu_err_ic),
506
        .icimmu_tag_i(icimmu_tag_ic),
507
        .icimmu_adr_o(icimmu_adr_immu),
508 660 lampret
        .icimmu_cycstb_o(icimmu_cycstb_immu),
509 504 lampret
        .icimmu_ci_o(icimmu_ci_immu)
510
);
511
 
512
//
513
// Instantiation of Instruction Cache
514
//
515
or1200_ic_top or1200_ic_top(
516
        .clk(clk_i),
517
        .rst(rst_i),
518
 
519 1063 lampret
`ifdef OR1200_BIST
520
        // RAM BIST
521
        .scanb_rst(scanb_rst),
522
        .scanb_si(scanb_ic_si),
523
        .scanb_so(scanb_ic_so),
524
        .scanb_en(scanb_en),
525
        .scanb_clk(scanb_clk),
526
`endif
527
 
528 504 lampret
        // IC and CPU/IMMU
529
        .ic_en(ic_en),
530
        .icimmu_adr_i(icimmu_adr_immu),
531 660 lampret
        .icimmu_cycstb_i(icimmu_cycstb_immu),
532 504 lampret
        .icimmu_ci_i(icimmu_ci_immu),
533
        .icpu_sel_i(icpu_sel_cpu),
534
        .icpu_tag_i(icpu_tag_cpu),
535
        .icpu_dat_o(icpu_dat_ic),
536
        .icpu_ack_o(icpu_ack_ic),
537 617 lampret
        .icimmu_rty_o(icimmu_rty_ic),
538 504 lampret
        .icimmu_err_o(icimmu_err_ic),
539
        .icimmu_tag_o(icimmu_tag_ic),
540
 
541
        // SPR access
542
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
543
        .spr_write(spr_we),
544
        .spr_dat_i(spr_dat_cpu),
545
 
546
        // IC and BIU
547
        .icbiu_dat_o(icbiu_dat_ic),
548
        .icbiu_adr_o(icbiu_adr_ic),
549
        .icbiu_cyc_o(icbiu_cyc_ic),
550
        .icbiu_stb_o(icbiu_stb_ic),
551
        .icbiu_we_o(icbiu_we_ic),
552
        .icbiu_sel_o(icbiu_sel_ic),
553
        .icbiu_cab_o(icbiu_cab_ic),
554
        .icbiu_dat_i(icbiu_dat_biu),
555
        .icbiu_ack_i(icbiu_ack_biu),
556
        .icbiu_err_i(icbiu_err_biu)
557
);
558
 
559
//
560
// Instantiation of Instruction Cache
561
//
562
or1200_cpu or1200_cpu(
563
        .clk(clk_i),
564
        .rst(rst_i),
565
 
566
        // Connection IC and IFETCHER inside CPU
567
        .ic_en(ic_en),
568
        .icpu_adr_o(icpu_adr_cpu),
569 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
570 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
571
        .icpu_tag_o(icpu_tag_cpu),
572
        .icpu_dat_i(icpu_dat_ic),
573
        .icpu_ack_i(icpu_ack_ic),
574 617 lampret
        .icpu_rty_i(icpu_rty_immu),
575 504 lampret
        .icpu_adr_i(icpu_adr_immu),
576
        .icpu_err_i(icpu_err_immu),
577
        .icpu_tag_i(icpu_tag_immu),
578
 
579
        // Connection CPU to external Debug port
580
        .ex_freeze(ex_freeze),
581
        .ex_insn(ex_insn),
582
        .branch_op(branch_op),
583
        .du_stall(du_stall),
584
        .du_addr(du_addr),
585
        .du_dat_du(du_dat_du),
586
        .du_read(du_read),
587
        .du_write(du_write),
588
        .du_dsr(du_dsr),
589
        .du_except(du_except),
590 636 lampret
        .du_dat_cpu(du_dat_cpu),
591 895 lampret
        .rf_dataw(rf_dataw),
592 504 lampret
 
593 895 lampret
 
594 504 lampret
        // Connection IMMU and CPU internally
595
        .immu_en(immu_en),
596
 
597
        // Connection DC and CPU
598
        .dc_en(dc_en),
599
        .dcpu_adr_o(dcpu_adr_cpu),
600 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
601 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
602
        .dcpu_sel_o(dcpu_sel_cpu),
603
        .dcpu_tag_o(dcpu_tag_cpu),
604
        .dcpu_dat_o(dcpu_dat_cpu),
605
        .dcpu_dat_i(dcpu_dat_dc),
606
        .dcpu_ack_i(dcpu_ack_dc),
607
        .dcpu_rty_i(dcpu_rty_dc),
608
        .dcpu_err_i(dcpu_err_dmmu),
609
        .dcpu_tag_i(dcpu_tag_dmmu),
610
 
611
        // Connection DMMU and CPU internally
612
        .dmmu_en(dmmu_en),
613
 
614
        // Connection PIC and CPU's EXCEPT
615 589 lampret
        .sig_int(sig_int),
616
        .sig_tick(sig_tick),
617 504 lampret
 
618
        // SPRs
619
        .supv(supv),
620
        .spr_addr(spr_addr),
621 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
622 504 lampret
        .spr_dat_pic(spr_dat_pic),
623
        .spr_dat_tt(spr_dat_tt),
624
        .spr_dat_pm(spr_dat_pm),
625
        .spr_dat_dmmu(spr_dat_dmmu),
626
        .spr_dat_immu(spr_dat_immu),
627
        .spr_dat_du(spr_dat_du),
628 895 lampret
        .spr_dat_npc(spr_dat_npc),
629 504 lampret
        .spr_cs(spr_cs),
630
        .spr_we(spr_we)
631
);
632
 
633
//
634
// Instantiation of DMMU
635
//
636
or1200_dmmu_top or1200_dmmu_top(
637
        // Rst and clk
638
        .clk(clk_i),
639
        .rst(rst_i),
640
 
641 1063 lampret
`ifdef OR1200_BIST
642
        // RAM BIST
643
        .scanb_rst(scanb_rst),
644
        .scanb_si(scanb_dmmu_si),
645
        .scanb_so(scanb_dmmu_so),
646
        .scanb_en(scanb_en),
647
        .scanb_clk(scanb_clk),
648
`endif
649
 
650 504 lampret
        // CPU i/f
651
        .dc_en(dc_en),
652
        .dmmu_en(dmmu_en),
653
        .supv(supv),
654
        .dcpu_adr_i(dcpu_adr_cpu),
655 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
656 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
657
        .dcpu_tag_o(dcpu_tag_dmmu),
658
        .dcpu_err_o(dcpu_err_dmmu),
659
 
660
        // SPR access
661
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
662
        .spr_write(spr_we),
663
        .spr_addr(spr_addr),
664
        .spr_dat_i(spr_dat_cpu),
665
        .spr_dat_o(spr_dat_dmmu),
666
 
667
        // DC i/f
668
        .dcdmmu_err_i(dcdmmu_err_dc),
669
        .dcdmmu_tag_i(dcdmmu_tag_dc),
670
        .dcdmmu_adr_o(dcdmmu_adr_dmmu),
671 660 lampret
        .dcdmmu_cycstb_o(dcdmmu_cycstb_dmmu),
672 504 lampret
        .dcdmmu_ci_o(dcdmmu_ci_dmmu)
673
);
674
 
675
//
676
// Instantiation of Data Cache
677
//
678
or1200_dc_top or1200_dc_top(
679
        .clk(clk_i),
680
        .rst(rst_i),
681
 
682 1063 lampret
`ifdef OR1200_BIST
683
        // RAM BIST
684
        .scanb_rst(scanb_rst),
685
        .scanb_si(scanb_dc_si),
686
        .scanb_so(scanb_dc_so),
687
        .scanb_en(scanb_en),
688
        .scanb_clk(scanb_clk),
689
`endif
690
 
691 504 lampret
        // DC and CPU/DMMU
692
        .dc_en(dc_en),
693
        .dcdmmu_adr_i(dcdmmu_adr_dmmu),
694 660 lampret
        .dcdmmu_cycstb_i(dcdmmu_cycstb_dmmu),
695 504 lampret
        .dcdmmu_ci_i(dcdmmu_ci_dmmu),
696
        .dcpu_we_i(dcpu_we_cpu),
697
        .dcpu_sel_i(dcpu_sel_cpu),
698
        .dcpu_tag_i(dcpu_tag_cpu),
699
        .dcpu_dat_i(dcpu_dat_cpu),
700
        .dcpu_dat_o(dcpu_dat_dc),
701
        .dcpu_ack_o(dcpu_ack_dc),
702
        .dcpu_rty_o(dcpu_rty_dc),
703
        .dcdmmu_err_o(dcdmmu_err_dc),
704
        .dcdmmu_tag_o(dcdmmu_tag_dc),
705
 
706
        // SPR access
707
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
708
        .spr_write(spr_we),
709
        .spr_dat_i(spr_dat_cpu),
710
 
711
        // DC and BIU
712 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
713
        .dcsb_adr_o(dcsb_adr_dc),
714
        .dcsb_cyc_o(dcsb_cyc_dc),
715
        .dcsb_stb_o(dcsb_stb_dc),
716
        .dcsb_we_o(dcsb_we_dc),
717
        .dcsb_sel_o(dcsb_sel_dc),
718
        .dcsb_cab_o(dcsb_cab_dc),
719
        .dcsb_dat_i(dcsb_dat_sb),
720
        .dcsb_ack_i(dcsb_ack_sb),
721
        .dcsb_err_i(dcsb_err_sb)
722 504 lampret
);
723
 
724
//
725 977 lampret
// Instantiation of Store Buffer
726
//
727
or1200_sb or1200_sb(
728
        // RISC clock, reset
729
        .clk(clk_i),
730
        .rst(rst_i),
731
 
732
        // Internal RISC bus (DC<->SB)
733
        .dcsb_dat_i(dcsb_dat_dc),
734
        .dcsb_adr_i(dcsb_adr_dc),
735
        .dcsb_cyc_i(dcsb_cyc_dc),
736
        .dcsb_stb_i(dcsb_stb_dc),
737
        .dcsb_we_i(dcsb_we_dc),
738
        .dcsb_sel_i(dcsb_sel_dc),
739
        .dcsb_cab_i(dcsb_cab_dc),
740
        .dcsb_dat_o(dcsb_dat_sb),
741
        .dcsb_ack_o(dcsb_ack_sb),
742
        .dcsb_err_o(dcsb_err_sb),
743
 
744
        // SB and BIU
745
        .sbbiu_dat_o(sbbiu_dat_sb),
746
        .sbbiu_adr_o(sbbiu_adr_sb),
747
        .sbbiu_cyc_o(sbbiu_cyc_sb),
748
        .sbbiu_stb_o(sbbiu_stb_sb),
749
        .sbbiu_we_o(sbbiu_we_sb),
750
        .sbbiu_sel_o(sbbiu_sel_sb),
751
        .sbbiu_cab_o(sbbiu_cab_sb),
752
        .sbbiu_dat_i(sbbiu_dat_biu),
753
        .sbbiu_ack_i(sbbiu_ack_biu),
754
        .sbbiu_err_i(sbbiu_err_biu)
755
);
756
 
757
//
758 504 lampret
// Instantiation of Debug Unit
759
//
760
or1200_du or1200_du(
761
        // RISC Internal Interface
762
        .clk(clk_i),
763
        .rst(rst_i),
764 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
765 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
766 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
767 504 lampret
        .ex_freeze(ex_freeze),
768
        .branch_op(branch_op),
769
        .ex_insn(ex_insn),
770
        .du_dsr(du_dsr),
771
 
772 895 lampret
        // For Trace buffer
773
        .spr_dat_npc(spr_dat_npc),
774
        .rf_dataw(rf_dataw),
775
 
776 504 lampret
        // DU's access to SPR unit
777
        .du_stall(du_stall),
778
        .du_addr(du_addr),
779 636 lampret
        .du_dat_i(du_dat_cpu),
780 504 lampret
        .du_dat_o(du_dat_du),
781
        .du_read(du_read),
782
        .du_write(du_write),
783
        .du_except(du_except),
784
 
785
        // Access to DU's SPRs
786
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
787
        .spr_write(spr_we),
788
        .spr_addr(spr_addr),
789
        .spr_dat_i(spr_dat_cpu),
790
        .spr_dat_o(spr_dat_du),
791
 
792
        // External Debug Interface
793
        .dbg_stall_i(dbg_stall_i),
794
        .dbg_dat_i(dbg_dat_i),
795
        .dbg_adr_i(dbg_adr_i),
796
        .dbg_op_i(dbg_op_i),
797
        .dbg_ewt_i(dbg_ewt_i),
798
        .dbg_lss_o(dbg_lss_o),
799
        .dbg_is_o(dbg_is_o),
800
        .dbg_wp_o(dbg_wp_o),
801
        .dbg_bp_o(dbg_bp_o),
802
        .dbg_dat_o(dbg_dat_o)
803
);
804
 
805
//
806
// Programmable interrupt controller
807
//
808
or1200_pic or1200_pic(
809
        // RISC Internal Interface
810
        .clk(clk_i),
811
        .rst(rst_i),
812
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
813
        .spr_write(spr_we),
814
        .spr_addr(spr_addr),
815
        .spr_dat_i(spr_dat_cpu),
816
        .spr_dat_o(spr_dat_pic),
817
        .pic_wakeup(pic_wakeup),
818 589 lampret
        .int(sig_int),
819 504 lampret
 
820
        // PIC Interface
821
        .pic_int(pic_ints_i)
822
);
823
 
824
//
825
// Instantiation of Tick timer
826
//
827
or1200_tt or1200_tt(
828
        // RISC Internal Interface
829
        .clk(clk_i),
830
        .rst(rst_i),
831 617 lampret
        .du_stall(du_stall),
832 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
833
        .spr_write(spr_we),
834
        .spr_addr(spr_addr),
835
        .spr_dat_i(spr_dat_cpu),
836
        .spr_dat_o(spr_dat_tt),
837 589 lampret
        .int(sig_tick)
838 504 lampret
);
839
 
840
//
841
// Instantiation of Power Management
842
//
843
or1200_pm or1200_pm(
844
        // RISC Internal Interface
845
        .clk(clk_i),
846
        .rst(rst_i),
847
        .pic_wakeup(pic_wakeup),
848
        .spr_write(spr_we),
849
        .spr_addr(spr_addr),
850
        .spr_dat_i(spr_dat_cpu),
851
        .spr_dat_o(spr_dat_pm),
852
 
853
        // Power Management Interface
854
        .pm_cpustall(pm_cpustall_i),
855
        .pm_clksd(pm_clksd_o),
856
        .pm_dc_gate(pm_dc_gate_o),
857
        .pm_ic_gate(pm_ic_gate_o),
858
        .pm_dmmu_gate(pm_dmmu_gate_o),
859
        .pm_immu_gate(pm_immu_gate_o),
860
        .pm_tt_gate(pm_tt_gate_o),
861
        .pm_cpu_gate(pm_cpu_gate_o),
862
        .pm_wakeup(pm_wakeup_o),
863
        .pm_lvolt(pm_lvolt_o)
864
);
865
 
866
 
867
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.