OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_14/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1159 lampret
// Revision 1.34  2003/04/20 22:23:57  lampret
48
// No functional change. Only added customization for exception vectors.
49
//
50 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
51
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
52
//
53 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
54
// RFRAM defines comments updated. Altera LPM option added.
55
//
56 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
57
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
58
//
59 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
60
// Previous check-in was done by mistake.
61
//
62 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
63
// Signal scanb_sen renamed to scanb_en.
64 1077 mohor
//
65
// Revision 1.28  2002/10/17 20:04:40  lampret
66
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
67
//
68 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
69
// Removed obsolete comment.
70
//
71 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
72
// Added optional l.div/l.divu insns. By default they are disabled.
73
//
74 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
75
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
76
//
77 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
78
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
79
//
80 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
81
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
82
//
83 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
84
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
85
//
86 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
87
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
88
//
89 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
90
// Disable SB until it is tested
91
//
92 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
93
// Added store buffer.
94
//
95 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
96
// Fixed Xilinx trace buffer address. REported by Taylor Su.
97
//
98 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
99
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
100
//
101 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
102
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
103
//
104 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
105
// Added defines for enabling generic FF based memory macro for register file.
106
//
107 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
108
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
109
//
110 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
111
// Some of the warnings fixed.
112
//
113 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
114
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
115
//
116 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
117
// Updated defines.
118
//
119 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
120
// Added alternative for critical path in DU.
121
//
122 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
123
// Fixed async loop. Changed multiplier type for ASIC.
124
//
125 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
126
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
127
//
128 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
129
// Fixed combinational loops.
130
//
131 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
132
// Fixed OR1200_XILINX_RAM32X1D.
133
//
134 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
135
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
136
//
137 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
138
// Default ASIC configuration does not sample WB inputs.
139
//
140 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
141
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
142
//
143 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
144
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
145
//
146 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
147
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
148
//
149 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
150
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
151
//
152
// Revision 1.19  2001/11/27 19:46:57  lampret
153
// Now FPGA and ASIC target are separate.
154
//
155
// Revision 1.18  2001/11/23 21:42:31  simons
156
// Program counter divided to PPC and NPC.
157
//
158
// Revision 1.17  2001/11/23 08:38:51  lampret
159
// Changed DSR/DRR behavior and exception detection.
160
//
161
// Revision 1.16  2001/11/20 21:30:38  lampret
162
// Added OR1200_REGISTERED_INPUTS.
163
//
164
// Revision 1.15  2001/11/19 14:29:48  simons
165
// Cashes disabled.
166
//
167
// Revision 1.14  2001/11/13 10:02:21  lampret
168
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
169
//
170
// Revision 1.13  2001/11/12 01:45:40  lampret
171
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
172
//
173
// Revision 1.12  2001/11/10 03:43:57  lampret
174
// Fixed exceptions.
175
//
176
// Revision 1.11  2001/11/02 18:57:14  lampret
177
// Modified virtual silicon instantiations.
178
//
179
// Revision 1.10  2001/10/21 17:57:16  lampret
180
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
181
//
182
// Revision 1.9  2001/10/19 23:28:46  lampret
183
// Fixed some synthesis warnings. Configured with caches and MMUs.
184
//
185
// Revision 1.8  2001/10/14 13:12:09  lampret
186
// MP3 version.
187
//
188
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
189
// no message
190
//
191
// Revision 1.3  2001/08/17 08:01:19  lampret
192
// IC enable/disable.
193
//
194
// Revision 1.2  2001/08/13 03:36:20  lampret
195
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
196
//
197
// Revision 1.1  2001/08/09 13:39:33  lampret
198
// Major clean-up.
199
//
200
// Revision 1.2  2001/07/22 03:31:54  lampret
201
// Fixed RAM's oen bug. Cache bypass under development.
202
//
203
// Revision 1.1  2001/07/20 00:46:03  lampret
204
// Development version of RTL. Libraries are missing.
205
//
206
//
207
 
208
//
209
// Dump VCD
210
//
211
//`define OR1200_VCD_DUMP
212
 
213
//
214
// Generate debug messages during simulation
215
//
216
//`define OR1200_VERBOSE
217
 
218 1078 mohor
//  `define OR1200_ASIC
219 504 lampret
////////////////////////////////////////////////////////
220
//
221
// Typical configuration for an ASIC
222
//
223
`ifdef OR1200_ASIC
224
 
225
//
226
// Target ASIC memories
227
//
228
//`define OR1200_ARTISAN_SSP
229
//`define OR1200_ARTISAN_SDP
230
//`define OR1200_ARTISAN_STP
231
`define OR1200_VIRTUALSILICON_SSP
232 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
233 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
234 504 lampret
 
235
//
236
// Do not implement Data cache
237
//
238
//`define OR1200_NO_DC
239
 
240
//
241
// Do not implement Insn cache
242
//
243
//`define OR1200_NO_IC
244
 
245
//
246
// Do not implement Data MMU
247
//
248
//`define OR1200_NO_DMMU
249
 
250
//
251
// Do not implement Insn MMU
252
//
253
//`define OR1200_NO_IMMU
254
 
255
//
256 944 lampret
// Select between ASIC optimized and generic multiplier
257 504 lampret
//
258 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
259
`define OR1200_GENERIC_MULTP2_32X32
260 504 lampret
 
261
//
262
// Size/type of insn/data cache if implemented
263
//
264
// `define OR1200_IC_1W_4KB
265
`define OR1200_IC_1W_8KB
266
// `define OR1200_DC_1W_4KB
267
`define OR1200_DC_1W_8KB
268
 
269
`else
270
 
271
 
272
/////////////////////////////////////////////////////////
273
//
274
// Typical configuration for an FPGA
275
//
276
 
277
//
278
// Target FPGA memories
279
//
280 1132 lampret
//`define OR1200_ALTERA_LPM
281 504 lampret
`define OR1200_XILINX_RAMB4
282 776 lampret
//`define OR1200_XILINX_RAM32X1D
283 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
284 504 lampret
 
285
//
286
// Do not implement Data cache
287
//
288
//`define OR1200_NO_DC
289
 
290
//
291
// Do not implement Insn cache
292
//
293
//`define OR1200_NO_IC
294
 
295
//
296
// Do not implement Data MMU
297
//
298
//`define OR1200_NO_DMMU
299
 
300
//
301
// Do not implement Insn MMU
302
//
303
//`define OR1200_NO_IMMU
304
 
305
//
306 944 lampret
// Select between ASIC and generic multiplier
307 504 lampret
//
308 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
309 504 lampret
//
310
//`define OR1200_ASIC_MULTP2_32X32
311
`define OR1200_GENERIC_MULTP2_32X32
312
 
313
//
314
// Size/type of insn/data cache if implemented
315
// (consider available FPGA memory resources)
316
//
317
`define OR1200_IC_1W_4KB
318
//`define OR1200_IC_1W_8KB
319
`define OR1200_DC_1W_4KB
320
//`define OR1200_DC_1W_8KB
321
 
322
`endif
323
 
324
 
325
//////////////////////////////////////////////////////////
326
//
327
// Do not change below unless you know what you are doing
328
//
329
 
330 788 lampret
//
331 1063 lampret
// Enable RAM BIST
332
//
333
// At the moment this only works for Virtual Silicon
334
// single port RAMs. For other RAMs it has not effect.
335
// Special wrapper for VS RAMs needs to be provided
336
// with scan flops to facilitate bist scan.
337
//
338 1078 mohor
//`define OR1200_BIST
339 1063 lampret
 
340
//
341 944 lampret
// Register OR1200 WISHBONE outputs
342
// (must be defined/enabled)
343
//
344
`define OR1200_REGISTERED_OUTPUTS
345
 
346
//
347
// Register OR1200 WISHBONE inputs
348
//
349
// (must be undefined/disabled)
350
//
351
//`define OR1200_REGISTERED_INPUTS
352
 
353
//
354 895 lampret
// Disable bursts if they are not supported by the
355
// memory subsystem (only affect cache line fill)
356
//
357
//`define OR1200_NO_BURSTS
358
//
359
 
360
//
361 944 lampret
// WISHBONE retry counter range
362
//
363
// 2^value range for retry counter. Retry counter
364
// is activated whenever *wb_rty_i is asserted and
365
// until retry counter expires, corresponding
366
// WISHBONE interface is deactivated.
367
//
368
// To disable retry counters and *wb_rty_i all together,
369
// undefine this macro.
370
//
371
//`define OR1200_WB_RETRY 7
372
 
373
//
374 1104 lampret
// WISHBONE Consecutive Address Burst
375
//
376
// This was used prior to WISHBONE B3 specification
377
// to identify bursts. It is no longer needed but
378
// remains enabled for compatibility with old designs.
379
//
380
// To remove *wb_cab_o ports undefine this macro.
381
//
382
`define OR1200_WB_CAB
383
 
384
//
385
// WISHBONE B3 compatible interface
386
//
387
// This follows the WISHBONE B3 specification.
388
// It is not enabled by default because most
389
// designs still don't use WB b3.
390
//
391
// To enable *wb_cti_o/*wb_bte_o ports,
392
// define this macro.
393
//
394
//`define OR1200_WB_B3
395
 
396
//
397 788 lampret
// Enable additional synthesis directives if using
398 790 lampret
// _Synopsys_ synthesis tool
399 788 lampret
//
400
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
401
 
402
//
403 1022 lampret
// Enables default statement in some case blocks
404
// and disables Synopsys synthesis directive full_case
405
//
406
// By default it is enabled. When disabled it
407
// can increase clock frequency.
408
//
409
`define OR1200_CASE_DEFAULT
410
 
411
//
412 504 lampret
// Operand width / register file address width
413 788 lampret
//
414
// (DO NOT CHANGE)
415
//
416 504 lampret
`define OR1200_OPERAND_WIDTH            32
417
`define OR1200_REGFILE_ADDR_WIDTH       5
418
 
419
//
420 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
421
// also set (compare) flag when result of their
422
// operation equals zero
423
//
424
// At the time of writing this, default or32
425
// C/C++ compiler doesn't generate code that
426
// would benefit from this optimization.
427
//
428
// By default this optimization is disabled to
429
// save area.
430
//
431
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
432
 
433
//
434
// Implement l.addc/l.addic instructions and SR[CY]
435
//
436
// At the time of writing this, or32
437
// C/C++ compiler doesn't generate l.addc/l.addic
438
// instructions. However or32 assembler
439
// can assemble code that uses l.addc/l.addic insns.
440
//
441
// By default implementation of l.addc/l.addic
442
// instructions and SR[CY] is disabled to save
443
// area.
444
//
445 1033 lampret
// [Because this define controles implementation
446
//  of SR[CY] write enable, if it is not enabled,
447
//  l.add/l.addi also don't set SR[CY].]
448
//
449 1032 lampret
//`define OR1200_IMPL_ADDC
450
 
451
//
452 1035 lampret
// Implement optional l.div/l.divu instructions
453
//
454
// By default divide instructions are not implemented
455
// to save area and increase clock frequency. or32 C/C++
456
// compiler can use soft library for division.
457
//
458 1159 lampret
// To implement divide, multiplier needs to be implemented.
459
//
460 1035 lampret
//`define OR1200_IMPL_DIV
461
 
462
//
463 504 lampret
// Implement rotate in the ALU
464
//
465 1032 lampret
// At the time of writing this, or32
466
// C/C++ compiler doesn't generate rotate
467
// instructions. However or32 assembler
468
// can assemble code that uses rotate insn.
469
// This means that rotate instructions
470
// must be used manually inserted.
471
//
472
// By default implementation of rotate
473
// is disabled to save area and increase
474
// clock frequency.
475
//
476 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
477
 
478
//
479
// Type of ALU compare to implement
480
//
481 1032 lampret
// Try either one to find what yields
482
// higher clock frequencyin your case.
483
//
484 504 lampret
//`define OR1200_IMPL_ALU_COMP1
485
`define OR1200_IMPL_ALU_COMP2
486
 
487
//
488 1159 lampret
// Implement multiplier
489 504 lampret
//
490 1159 lampret
// By default multiplier is implemented
491
//
492
`define OR1200_MULT_IMPLEMENTED
493
 
494
//
495
// Implement multiply-and-accumulate
496
//
497
// By default MAC is implemented. To
498
// implement MAC, multiplier needs to be
499
// implemented.
500
//
501
`define OR1200_MAC_IMPLEMENTED
502
 
503
//
504
// Low power, slower multiplier
505
//
506
// Select between low-power (larger) multiplier
507
// and faster multiplier. The actual difference
508
// is only AND logic that prevents distribution
509
// of operands into the multiplier when instruction
510
// in execution is not multiply instruction
511
//
512 776 lampret
//`define OR1200_LOWPWR_MULT
513 504 lampret
 
514
//
515 1139 lampret
// Clock ratio RISC clock versus WB clock
516 504 lampret
//
517 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
518
// both defines
519 504 lampret
//
520 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
521
// and use clmode to set ratio
522
//
523
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
524
// clmode to set ratio
525
//
526 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
527 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
528 504 lampret
 
529
//
530
// Type of register file RAM
531
//
532 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
533 504 lampret
// `define OR1200_RFRAM_TWOPORT
534 870 lampret
//
535 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
536 870 lampret
`define OR1200_RFRAM_DUALPORT
537
//
538 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
539
//`define OR1200_RFRAM_GENERIC
540 504 lampret
 
541
//
542 776 lampret
// Type of mem2reg aligner to implement.
543 504 lampret
//
544 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
545
// circuit, however with today tools it will
546
// most probably give you slower circuit.
547
//
548
`define OR1200_IMPL_MEM2REG1
549
//`define OR1200_IMPL_MEM2REG2
550 504 lampret
 
551
//
552
// ALUOPs
553
//
554
`define OR1200_ALUOP_WIDTH      4
555 636 lampret
`define OR1200_ALUOP_NOP        4'd4
556 504 lampret
/* Order defined by arith insns that have two source operands both in regs
557
   (see binutils/include/opcode/or32.h) */
558
`define OR1200_ALUOP_ADD        4'd0
559
`define OR1200_ALUOP_ADDC       4'd1
560
`define OR1200_ALUOP_SUB        4'd2
561
`define OR1200_ALUOP_AND        4'd3
562 636 lampret
`define OR1200_ALUOP_OR         4'd4
563 504 lampret
`define OR1200_ALUOP_XOR        4'd5
564
`define OR1200_ALUOP_MUL        4'd6
565
`define OR1200_ALUOP_SHROT      4'd8
566
`define OR1200_ALUOP_DIV        4'd9
567
`define OR1200_ALUOP_DIVU       4'd10
568
/* Order not specifically defined. */
569
`define OR1200_ALUOP_IMM        4'd11
570
`define OR1200_ALUOP_MOVHI      4'd12
571
`define OR1200_ALUOP_COMP       4'd13
572
`define OR1200_ALUOP_MTSR       4'd14
573
`define OR1200_ALUOP_MFSR       4'd15
574
 
575
//
576
// MACOPs
577
//
578
`define OR1200_MACOP_WIDTH      2
579
`define OR1200_MACOP_NOP        2'b00
580
`define OR1200_MACOP_MAC        2'b01
581
`define OR1200_MACOP_MSB        2'b10
582
 
583
//
584
// Shift/rotate ops
585
//
586
`define OR1200_SHROTOP_WIDTH    2
587
`define OR1200_SHROTOP_NOP      2'd0
588
`define OR1200_SHROTOP_SLL      2'd0
589
`define OR1200_SHROTOP_SRL      2'd1
590
`define OR1200_SHROTOP_SRA      2'd2
591
`define OR1200_SHROTOP_ROR      2'd3
592
 
593
// Execution cycles per instruction
594
`define OR1200_MULTICYCLE_WIDTH 2
595
`define OR1200_ONE_CYCLE                2'd0
596
`define OR1200_TWO_CYCLES               2'd1
597
 
598
// Operand MUX selects
599
`define OR1200_SEL_WIDTH                2
600
`define OR1200_SEL_RF                   2'd0
601
`define OR1200_SEL_IMM                  2'd1
602
`define OR1200_SEL_EX_FORW              2'd2
603
`define OR1200_SEL_WB_FORW              2'd3
604
 
605
//
606
// BRANCHOPs
607
//
608
`define OR1200_BRANCHOP_WIDTH           3
609
`define OR1200_BRANCHOP_NOP             3'd0
610
`define OR1200_BRANCHOP_J               3'd1
611
`define OR1200_BRANCHOP_JR              3'd2
612
`define OR1200_BRANCHOP_BAL             3'd3
613
`define OR1200_BRANCHOP_BF              3'd4
614
`define OR1200_BRANCHOP_BNF             3'd5
615
`define OR1200_BRANCHOP_RFE             3'd6
616
 
617
//
618
// LSUOPs
619
//
620
// Bit 0: sign extend
621
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
622
// Bit 3: 0 load, 1 store
623
`define OR1200_LSUOP_WIDTH              4
624
`define OR1200_LSUOP_NOP                4'b0000
625
`define OR1200_LSUOP_LBZ                4'b0010
626
`define OR1200_LSUOP_LBS                4'b0011
627
`define OR1200_LSUOP_LHZ                4'b0100
628
`define OR1200_LSUOP_LHS                4'b0101
629
`define OR1200_LSUOP_LWZ                4'b0110
630
`define OR1200_LSUOP_LWS                4'b0111
631
`define OR1200_LSUOP_LD         4'b0001
632
`define OR1200_LSUOP_SD         4'b1000
633
`define OR1200_LSUOP_SB         4'b1010
634
`define OR1200_LSUOP_SH         4'b1100
635
`define OR1200_LSUOP_SW         4'b1110
636
 
637
// FETCHOPs
638
`define OR1200_FETCHOP_WIDTH            1
639
`define OR1200_FETCHOP_NOP              1'b0
640
`define OR1200_FETCHOP_LW               1'b1
641
 
642
//
643
// Register File Write-Back OPs
644
//
645
// Bit 0: register file write enable
646
// Bits 2-1: write-back mux selects
647
`define OR1200_RFWBOP_WIDTH             3
648
`define OR1200_RFWBOP_NOP               3'b000
649
`define OR1200_RFWBOP_ALU               3'b001
650
`define OR1200_RFWBOP_LSU               3'b011
651
`define OR1200_RFWBOP_SPRS              3'b101
652
`define OR1200_RFWBOP_LR                3'b111
653
 
654
// Compare instructions
655
`define OR1200_COP_SFEQ       3'b000
656
`define OR1200_COP_SFNE       3'b001
657
`define OR1200_COP_SFGT       3'b010
658
`define OR1200_COP_SFGE       3'b011
659
`define OR1200_COP_SFLT       3'b100
660
`define OR1200_COP_SFLE       3'b101
661
`define OR1200_COP_X          3'b111
662
`define OR1200_SIGNED_COMPARE 'd3
663
`define OR1200_COMPOP_WIDTH     4
664
 
665
//
666
// TAGs for instruction bus
667
//
668
`define OR1200_ITAG_IDLE        4'h0    // idle bus
669
`define OR1200_ITAG_NI          4'h1    // normal insn
670
`define OR1200_ITAG_BE          4'hb    // Bus error exception
671
`define OR1200_ITAG_PE          4'hc    // Page fault exception
672
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
673
 
674
//
675
// TAGs for data bus
676
//
677
`define OR1200_DTAG_IDLE        4'h0    // idle bus
678
`define OR1200_DTAG_ND          4'h1    // normal data
679
`define OR1200_DTAG_AE          4'ha    // Alignment exception
680
`define OR1200_DTAG_BE          4'hb    // Bus error exception
681
`define OR1200_DTAG_PE          4'hc    // Page fault exception
682
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
683
 
684
 
685
//////////////////////////////////////////////
686
//
687
// ORBIS32 ISA specifics
688
//
689
 
690
// SHROT_OP position in machine word
691
`define OR1200_SHROTOP_POS              7:6
692
 
693
// ALU instructions multicycle field in machine word
694
`define OR1200_ALUMCYC_POS              9:8
695
 
696
//
697
// Instruction opcode groups (basic)
698
//
699
`define OR1200_OR32_J                 6'b000000
700
`define OR1200_OR32_JAL               6'b000001
701
`define OR1200_OR32_BNF               6'b000011
702
`define OR1200_OR32_BF                6'b000100
703
`define OR1200_OR32_NOP               6'b000101
704
`define OR1200_OR32_MOVHI             6'b000110
705
`define OR1200_OR32_XSYNC             6'b001000
706
`define OR1200_OR32_RFE               6'b001001
707
/* */
708
`define OR1200_OR32_JR                6'b010001
709
`define OR1200_OR32_JALR              6'b010010
710
`define OR1200_OR32_MACI              6'b010011
711
/* */
712
`define OR1200_OR32_LWZ               6'b100001
713
`define OR1200_OR32_LBZ               6'b100011
714
`define OR1200_OR32_LBS               6'b100100
715
`define OR1200_OR32_LHZ               6'b100101
716
`define OR1200_OR32_LHS               6'b100110
717
`define OR1200_OR32_ADDI              6'b100111
718
`define OR1200_OR32_ADDIC             6'b101000
719
`define OR1200_OR32_ANDI              6'b101001
720
`define OR1200_OR32_ORI               6'b101010
721
`define OR1200_OR32_XORI              6'b101011
722
`define OR1200_OR32_MULI              6'b101100
723
`define OR1200_OR32_MFSPR             6'b101101
724
`define OR1200_OR32_SH_ROTI           6'b101110
725
`define OR1200_OR32_SFXXI             6'b101111
726
/* */
727
`define OR1200_OR32_MTSPR             6'b110000
728
`define OR1200_OR32_MACMSB            6'b110001
729
/* */
730
`define OR1200_OR32_SW                6'b110101
731
`define OR1200_OR32_SB                6'b110110
732
`define OR1200_OR32_SH                6'b110111
733
`define OR1200_OR32_ALU               6'b111000
734
`define OR1200_OR32_SFXX              6'b111001
735
 
736
 
737
/////////////////////////////////////////////////////
738
//
739
// Exceptions
740
//
741 1155 lampret
 
742
//
743
// Exception vectors per OR1K architecture:
744
// 0xP0000100 - reset
745
// 0xP0000200 - bus error
746
// ... etc
747
// where P represents exception prefix.
748
//
749
// Exception vectors can be customized as per
750
// the following formula:
751
// 0xPMMMMNVV - exception N
752
//
753
// P represents exception prefix
754
// MMMM represents middle part that is usually 16 bits
755
//   wide and starts with all bits zero
756
// N represents exception N
757
// VV represents length of the individual vector space,
758
//   usually it is 8 bits wide and starts with all bits zero
759
//
760
 
761
//
762
// MMMM and VV parts
763
//
764
// Sum of these two defines needs to be 24
765
// (assuming N and P width are each 4 bits)
766
//
767
`define OR1200_EXCEPT_MMMM              16'h0000
768
`define OR1200_EXCEPT_VV                8'h00
769
 
770
//
771
// N part width
772
//
773 504 lampret
`define OR1200_EXCEPT_WIDTH 4
774 1155 lampret
 
775
//
776
// Definition of exception vectors
777
//
778
// To avoid implementation of a certain exception,
779
// simply comment out corresponding line
780
//
781 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
782
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
783
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
784
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
785
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
786
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
787
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
788 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
789 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
790
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
791 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
792 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
793
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
794
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
795
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
796
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
797
 
798
 
799
/////////////////////////////////////////////////////
800
//
801
// SPR groups
802
//
803
 
804
// Bits that define the group
805
`define OR1200_SPR_GROUP_BITS   15:11
806
 
807
// Width of the group bits
808
`define OR1200_SPR_GROUP_WIDTH  5
809
 
810
// Bits that define offset inside the group
811
`define OR1200_SPR_OFS_BITS 10:0
812
 
813
// List of groups
814
`define OR1200_SPR_GROUP_SYS    5'd00
815
`define OR1200_SPR_GROUP_DMMU   5'd01
816
`define OR1200_SPR_GROUP_IMMU   5'd02
817
`define OR1200_SPR_GROUP_DC     5'd03
818
`define OR1200_SPR_GROUP_IC     5'd04
819
`define OR1200_SPR_GROUP_MAC    5'd05
820
`define OR1200_SPR_GROUP_DU     5'd06
821
`define OR1200_SPR_GROUP_PM     5'd08
822
`define OR1200_SPR_GROUP_PIC    5'd09
823
`define OR1200_SPR_GROUP_TT     5'd10
824
 
825
 
826
/////////////////////////////////////////////////////
827
//
828
// System group
829
//
830
 
831
//
832
// System registers
833
//
834
`define OR1200_SPR_CFGR         7'd0
835
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
836
`define OR1200_SPR_NPC          11'd16
837
`define OR1200_SPR_SR           11'd17
838
`define OR1200_SPR_PPC          11'd18
839
`define OR1200_SPR_EPCR         11'd32
840
`define OR1200_SPR_EEAR         11'd48
841
`define OR1200_SPR_ESR          11'd64
842
 
843
//
844
// SR bits
845
//
846 589 lampret
`define OR1200_SR_WIDTH 16
847
`define OR1200_SR_SM   0
848
`define OR1200_SR_TEE  1
849
`define OR1200_SR_IEE  2
850 504 lampret
`define OR1200_SR_DCE  3
851
`define OR1200_SR_ICE  4
852
`define OR1200_SR_DME  5
853
`define OR1200_SR_IME  6
854
`define OR1200_SR_LEE  7
855
`define OR1200_SR_CE   8
856
`define OR1200_SR_F    9
857 589 lampret
`define OR1200_SR_CY   10       // Unused
858
`define OR1200_SR_OV   11       // Unused
859
`define OR1200_SR_OVE  12       // Unused
860
`define OR1200_SR_DSX  13       // Unused
861
`define OR1200_SR_EPH  14
862
`define OR1200_SR_FO   15
863
`define OR1200_SR_CID  31:28    // Unimplemented
864 504 lampret
 
865
// Bits that define offset inside the group
866
`define OR1200_SPROFS_BITS 10:0
867
 
868
 
869
/////////////////////////////////////////////////////
870
//
871
// Power Management (PM)
872
//
873
 
874
// Define it if you want PM implemented
875
`define OR1200_PM_IMPLEMENTED
876
 
877
// Bit positions inside PMR (don't change)
878
`define OR1200_PM_PMR_SDF 3:0
879
`define OR1200_PM_PMR_DME 4
880
`define OR1200_PM_PMR_SME 5
881
`define OR1200_PM_PMR_DCGE 6
882
`define OR1200_PM_PMR_UNUSED 31:7
883
 
884
// PMR offset inside PM group of registers
885
`define OR1200_PM_OFS_PMR 11'b0
886
 
887
// PM group
888
`define OR1200_SPRGRP_PM 5'd8
889
 
890
// Define if PMR can be read/written at any address inside PM group
891
`define OR1200_PM_PARTIAL_DECODING
892
 
893
// Define if reading PMR is allowed
894
`define OR1200_PM_READREGS
895
 
896
// Define if unused PMR bits should be zero
897
`define OR1200_PM_UNUSED_ZERO
898
 
899
 
900
/////////////////////////////////////////////////////
901
//
902
// Debug Unit (DU)
903
//
904
 
905
// Define it if you want DU implemented
906
`define OR1200_DU_IMPLEMENTED
907
 
908 895 lampret
// Define if you want trace buffer
909
// (for now only available for Xilinx Virtex FPGAs)
910 962 lampret
`ifdef OR1200_ASIC
911
`else
912 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
913 962 lampret
`endif
914 895 lampret
 
915 504 lampret
// Address offsets of DU registers inside DU group
916 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
917
`define OR1200_DU_OFS_DMR2 11'd17
918
`define OR1200_DU_OFS_DSR 11'd20
919
`define OR1200_DU_OFS_DRR 11'd21
920 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
921
`define OR1200_DU_OFS_TBIA 11'h1xx
922
`define OR1200_DU_OFS_TBIM 11'h2xx
923
`define OR1200_DU_OFS_TBAR 11'h3xx
924
`define OR1200_DU_OFS_TBTS 11'h4xx
925 504 lampret
 
926
// Position of offset bits inside SPR address
927 895 lampret
`define OR1200_DUOFS_BITS 10:0
928 504 lampret
 
929
// Define if you want these DU registers to be implemented
930
`define OR1200_DU_DMR1
931
`define OR1200_DU_DMR2
932
`define OR1200_DU_DSR
933
`define OR1200_DU_DRR
934
 
935
// DMR1 bits
936
`define OR1200_DU_DMR1_ST 22
937
 
938
// DSR bits
939
`define OR1200_DU_DSR_WIDTH     14
940
`define OR1200_DU_DSR_RSTE      0
941
`define OR1200_DU_DSR_BUSEE     1
942
`define OR1200_DU_DSR_DPFE      2
943
`define OR1200_DU_DSR_IPFE      3
944 589 lampret
`define OR1200_DU_DSR_TTE       4
945 504 lampret
`define OR1200_DU_DSR_AE        5
946
`define OR1200_DU_DSR_IIE       6
947 589 lampret
`define OR1200_DU_DSR_IE        7
948 504 lampret
`define OR1200_DU_DSR_DME       8
949
`define OR1200_DU_DSR_IME       9
950
`define OR1200_DU_DSR_RE        10
951
`define OR1200_DU_DSR_SCE       11
952
`define OR1200_DU_DSR_BE        12
953
`define OR1200_DU_DSR_TE        13
954
 
955
// DRR bits
956
`define OR1200_DU_DRR_RSTE      0
957
`define OR1200_DU_DRR_BUSEE     1
958
`define OR1200_DU_DRR_DPFE      2
959
`define OR1200_DU_DRR_IPFE      3
960 589 lampret
`define OR1200_DU_DRR_TTE       4
961 504 lampret
`define OR1200_DU_DRR_AE        5
962
`define OR1200_DU_DRR_IIE       6
963 589 lampret
`define OR1200_DU_DRR_IE        7
964 504 lampret
`define OR1200_DU_DRR_DME       8
965
`define OR1200_DU_DRR_IME       9
966
`define OR1200_DU_DRR_RE        10
967
`define OR1200_DU_DRR_SCE       11
968
`define OR1200_DU_DRR_BE        12
969
`define OR1200_DU_DRR_TE        13
970
 
971
// Define if reading DU regs is allowed
972
`define OR1200_DU_READREGS
973
 
974
// Define if unused DU registers bits should be zero
975
`define OR1200_DU_UNUSED_ZERO
976
 
977
// DU operation commands
978
`define OR1200_DU_OP_READSPR    3'd4
979
`define OR1200_DU_OP_WRITESPR   3'd5
980
 
981 737 lampret
// Define if IF/LSU status is not needed by devel i/f
982
`define OR1200_DU_STATUS_UNIMPLEMENTED
983 504 lampret
 
984
/////////////////////////////////////////////////////
985
//
986
// Programmable Interrupt Controller (PIC)
987
//
988
 
989
// Define it if you want PIC implemented
990
`define OR1200_PIC_IMPLEMENTED
991
 
992
// Define number of interrupt inputs (2-31)
993
`define OR1200_PIC_INTS 20
994
 
995
// Address offsets of PIC registers inside PIC group
996
`define OR1200_PIC_OFS_PICMR 2'd0
997
`define OR1200_PIC_OFS_PICSR 2'd2
998
 
999
// Position of offset bits inside SPR address
1000
`define OR1200_PICOFS_BITS 1:0
1001
 
1002
// Define if you want these PIC registers to be implemented
1003
`define OR1200_PIC_PICMR
1004
`define OR1200_PIC_PICSR
1005
 
1006
// Define if reading PIC registers is allowed
1007
`define OR1200_PIC_READREGS
1008
 
1009
// Define if unused PIC register bits should be zero
1010
`define OR1200_PIC_UNUSED_ZERO
1011
 
1012
 
1013
/////////////////////////////////////////////////////
1014
//
1015
// Tick Timer (TT)
1016
//
1017
 
1018
// Define it if you want TT implemented
1019
`define OR1200_TT_IMPLEMENTED
1020
 
1021
// Address offsets of TT registers inside TT group
1022
`define OR1200_TT_OFS_TTMR 1'd0
1023
`define OR1200_TT_OFS_TTCR 1'd1
1024
 
1025
// Position of offset bits inside SPR group
1026
`define OR1200_TTOFS_BITS 0
1027
 
1028
// Define if you want these TT registers to be implemented
1029
`define OR1200_TT_TTMR
1030
`define OR1200_TT_TTCR
1031
 
1032
// TTMR bits
1033
`define OR1200_TT_TTMR_TP 27:0
1034
`define OR1200_TT_TTMR_IP 28
1035
`define OR1200_TT_TTMR_IE 29
1036
`define OR1200_TT_TTMR_M 31:30
1037
 
1038
// Define if reading TT registers is allowed
1039
`define OR1200_TT_READREGS
1040
 
1041
 
1042
//////////////////////////////////////////////
1043
//
1044
// MAC
1045
//
1046
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1047
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1048
 
1049
 
1050
//////////////////////////////////////////////
1051
//
1052
// Data MMU (DMMU)
1053
//
1054
 
1055
//
1056
// Address that selects between TLB TR and MR
1057
//
1058 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1059 504 lampret
 
1060
//
1061
// DTLBMR fields
1062
//
1063
`define OR1200_DTLBMR_V_BITS    0
1064
`define OR1200_DTLBMR_CID_BITS  4:1
1065
`define OR1200_DTLBMR_RES_BITS  11:5
1066
`define OR1200_DTLBMR_VPN_BITS  31:13
1067
 
1068
//
1069
// DTLBTR fields
1070
//
1071
`define OR1200_DTLBTR_CC_BITS   0
1072
`define OR1200_DTLBTR_CI_BITS   1
1073
`define OR1200_DTLBTR_WBC_BITS  2
1074
`define OR1200_DTLBTR_WOM_BITS  3
1075
`define OR1200_DTLBTR_A_BITS    4
1076
`define OR1200_DTLBTR_D_BITS    5
1077
`define OR1200_DTLBTR_URE_BITS  6
1078
`define OR1200_DTLBTR_UWE_BITS  7
1079
`define OR1200_DTLBTR_SRE_BITS  8
1080
`define OR1200_DTLBTR_SWE_BITS  9
1081
`define OR1200_DTLBTR_RES_BITS  11:10
1082
`define OR1200_DTLBTR_PPN_BITS  31:13
1083
 
1084
//
1085
// DTLB configuration
1086
//
1087
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1088
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1089
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1090
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1091
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1092
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1093
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1094
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1095
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1096
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1097
 
1098 660 lampret
//
1099
// Cache inhibit while DMMU is not enabled/implemented
1100
//
1101
// cache inhibited 0GB-4GB              1'b1
1102 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1103
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1104
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1105
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1106 660 lampret
// cached 0GB-4GB                       1'b0
1107
//
1108
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1109 504 lampret
 
1110 660 lampret
 
1111 504 lampret
//////////////////////////////////////////////
1112
//
1113
// Insn MMU (IMMU)
1114
//
1115
 
1116
//
1117
// Address that selects between TLB TR and MR
1118
//
1119 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1120 504 lampret
 
1121
//
1122
// ITLBMR fields
1123
//
1124
`define OR1200_ITLBMR_V_BITS    0
1125
`define OR1200_ITLBMR_CID_BITS  4:1
1126
`define OR1200_ITLBMR_RES_BITS  11:5
1127
`define OR1200_ITLBMR_VPN_BITS  31:13
1128
 
1129
//
1130
// ITLBTR fields
1131
//
1132
`define OR1200_ITLBTR_CC_BITS   0
1133
`define OR1200_ITLBTR_CI_BITS   1
1134
`define OR1200_ITLBTR_WBC_BITS  2
1135
`define OR1200_ITLBTR_WOM_BITS  3
1136
`define OR1200_ITLBTR_A_BITS    4
1137
`define OR1200_ITLBTR_D_BITS    5
1138
`define OR1200_ITLBTR_SXE_BITS  6
1139
`define OR1200_ITLBTR_UXE_BITS  7
1140
`define OR1200_ITLBTR_RES_BITS  11:8
1141
`define OR1200_ITLBTR_PPN_BITS  31:13
1142
 
1143
//
1144
// ITLB configuration
1145
//
1146
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1147
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1148
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1149
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1150
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1151
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1152
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1153
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1154
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1155
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1156
 
1157 660 lampret
//
1158
// Cache inhibit while IMMU is not enabled/implemented
1159 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1160 660 lampret
//
1161
// cache inhibited 0GB-4GB              1'b1
1162 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1163
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1164
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1165
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1166 660 lampret
// cached 0GB-4GB                       1'b0
1167
//
1168 735 lampret
`define OR1200_IMMU_CI                  1'b0
1169 504 lampret
 
1170 660 lampret
 
1171 504 lampret
/////////////////////////////////////////////////
1172
//
1173
// Insn cache (IC)
1174
//
1175
 
1176
// 3 for 8 bytes, 4 for 16 bytes etc
1177
`define OR1200_ICLS             4
1178
 
1179
//
1180
// IC configurations
1181
//
1182
`ifdef OR1200_IC_1W_4KB
1183
`define OR1200_ICSIZE                   12                      // 4096
1184
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1185
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1186
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1187
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1188
`define OR1200_ICTAG_W                  21
1189
`endif
1190
`ifdef OR1200_IC_1W_8KB
1191
`define OR1200_ICSIZE                   13                      // 8192
1192
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1193
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1194
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1195
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1196
`define OR1200_ICTAG_W                  20
1197
`endif
1198
 
1199
 
1200
/////////////////////////////////////////////////
1201
//
1202
// Data cache (DC)
1203
//
1204
 
1205
// 3 for 8 bytes, 4 for 16 bytes etc
1206
`define OR1200_DCLS             4
1207
 
1208 636 lampret
// Define to perform store refill (potential performance penalty)
1209
// `define OR1200_DC_STORE_REFILL
1210
 
1211 504 lampret
//
1212
// DC configurations
1213
//
1214
`ifdef OR1200_DC_1W_4KB
1215
`define OR1200_DCSIZE                   12                      // 4096
1216
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1217
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1218
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1219
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1220
`define OR1200_DCTAG_W                  21
1221
`endif
1222
`ifdef OR1200_DC_1W_8KB
1223
`define OR1200_DCSIZE                   13                      // 8192
1224
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1225
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1226
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1227
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1228
`define OR1200_DCTAG_W                  20
1229
`endif
1230 994 lampret
 
1231
/////////////////////////////////////////////////
1232
//
1233
// Store buffer (SB)
1234
//
1235
 
1236
//
1237
// Store buffer
1238
//
1239
// It will improve performance by "caching" CPU stores
1240
// using store buffer. This is most important for function
1241
// prologues because DC can only work in write though mode
1242
// and all stores would have to complete external WB writes
1243
// to memory.
1244
// Store buffer is between DC and data BIU.
1245
// All stores will be stored into store buffer and immediately
1246
// completed by the CPU, even though actual external writes
1247
// will be performed later. As a consequence store buffer masks
1248
// all data bus errors related to stores (data bus errors
1249
// related to loads are delivered normally).
1250
// All pending CPU loads will wait until store buffer is empty to
1251
// ensure strict memory model. Right now this is necessary because
1252
// we don't make destinction between cached and cache inhibited
1253
// address space, so we simply empty store buffer until loads
1254
// can begin.
1255
//
1256
// It makes design a bit bigger, depending what is the number of
1257
// entries in SB FIFO. Number of entries can be changed further
1258
// down.
1259
//
1260
//`define OR1200_SB_IMPLEMENTED
1261
 
1262
//
1263
// Number of store buffer entries
1264
//
1265
// Verified number of entries are 4 and 8 entries
1266
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1267
// always match 2**OR1200_SB_LOG.
1268
// To disable store buffer, undefine
1269
// OR1200_SB_IMPLEMENTED.
1270
//
1271
`define OR1200_SB_LOG           2       // 2 or 3
1272
`define OR1200_SB_ENTRIES       4       // 4 or 8
1273 1023 lampret
 
1274
 
1275
/////////////////////////////////////////////////////
1276
//
1277
// VR, UPR and Configuration Registers
1278
//
1279
//
1280
// VR, UPR and configuration registers are optional. If 
1281
// implemented, operating system can automatically figure
1282
// out how to use the processor because it knows 
1283
// what units are available in the processor and how they
1284
// are configured.
1285
//
1286
// This section must be last in or1200_defines.v file so
1287
// that all units are already configured and thus
1288
// configuration registers are properly set.
1289
// 
1290
 
1291
// Define if you want configuration registers implemented
1292
`define OR1200_CFGR_IMPLEMENTED
1293
 
1294
// Define if you want full address decode inside SYS group
1295
`define OR1200_SYS_FULL_DECODE
1296
 
1297
// Offsets of VR, UPR and CFGR registers
1298
`define OR1200_SPRGRP_SYS_VR            4'h0
1299
`define OR1200_SPRGRP_SYS_UPR           4'h1
1300
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1301
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1302
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1303
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1304
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1305
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1306
 
1307
// VR fields
1308
`define OR1200_VR_REV_BITS              5:0
1309
`define OR1200_VR_RES1_BITS             15:6
1310
`define OR1200_VR_CFG_BITS              23:16
1311
`define OR1200_VR_VER_BITS              31:24
1312
 
1313
// VR values
1314
`define OR1200_VR_REV                   6'h00
1315
`define OR1200_VR_RES1                  10'h000
1316
`define OR1200_VR_CFG                   8'h00
1317
`define OR1200_VR_VER                   8'h12
1318
 
1319
// UPR fields
1320
`define OR1200_UPR_UP_BITS              0
1321
`define OR1200_UPR_DCP_BITS             1
1322
`define OR1200_UPR_ICP_BITS             2
1323
`define OR1200_UPR_DMP_BITS             3
1324
`define OR1200_UPR_IMP_BITS             4
1325
`define OR1200_UPR_MP_BITS              5
1326
`define OR1200_UPR_DUP_BITS             6
1327
`define OR1200_UPR_PCUP_BITS            7
1328
`define OR1200_UPR_PMP_BITS             8
1329
`define OR1200_UPR_PICP_BITS            9
1330
`define OR1200_UPR_TTP_BITS             10
1331
`define OR1200_UPR_RES1_BITS            23:11
1332
`define OR1200_UPR_CUP_BITS             31:24
1333
 
1334
// UPR values
1335
`define OR1200_UPR_UP                   1'b1
1336
`ifdef OR1200_NO_DC
1337
`define OR1200_UPR_DCP                  1'b0
1338
`else
1339
`define OR1200_UPR_DCP                  1'b1
1340
`endif
1341
`ifdef OR1200_NO_IC
1342
`define OR1200_UPR_ICP                  1'b0
1343
`else
1344
`define OR1200_UPR_ICP                  1'b1
1345
`endif
1346
`ifdef OR1200_NO_DMMU
1347
`define OR1200_UPR_DMP                  1'b0
1348
`else
1349
`define OR1200_UPR_DMP                  1'b1
1350
`endif
1351
`ifdef OR1200_NO_IMMU
1352
`define OR1200_UPR_IMP                  1'b0
1353
`else
1354
`define OR1200_UPR_IMP                  1'b1
1355
`endif
1356
`define OR1200_UPR_MP                   1'b1    // MAC always present
1357
`ifdef OR1200_DU_IMPLEMENTED
1358
`define OR1200_UPR_DUP                  1'b1
1359
`else
1360
`define OR1200_UPR_DUP                  1'b0
1361
`endif
1362
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1363
`ifdef OR1200_DU_IMPLEMENTED
1364
`define OR1200_UPR_PMP                  1'b1
1365
`else
1366
`define OR1200_UPR_PMP                  1'b0
1367
`endif
1368
`ifdef OR1200_DU_IMPLEMENTED
1369
`define OR1200_UPR_PICP                 1'b1
1370
`else
1371
`define OR1200_UPR_PICP                 1'b0
1372
`endif
1373
`ifdef OR1200_DU_IMPLEMENTED
1374
`define OR1200_UPR_TTP                  1'b1
1375
`else
1376
`define OR1200_UPR_TTP                  1'b0
1377
`endif
1378
`define OR1200_UPR_RES1                 13'h0000
1379
`define OR1200_UPR_CUP                  8'h00
1380
 
1381
// CPUCFGR fields
1382
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1383
`define OR1200_CPUCFGR_HGF_BITS 4
1384
`define OR1200_CPUCFGR_OB32S_BITS       5
1385
`define OR1200_CPUCFGR_OB64S_BITS       6
1386
`define OR1200_CPUCFGR_OF32S_BITS       7
1387
`define OR1200_CPUCFGR_OF64S_BITS       8
1388
`define OR1200_CPUCFGR_OV64S_BITS       9
1389
`define OR1200_CPUCFGR_RES1_BITS        31:10
1390
 
1391
// CPUCFGR values
1392
`define OR1200_CPUCFGR_NSGF             4'h0
1393
`define OR1200_CPUCFGR_HGF              1'b0
1394
`define OR1200_CPUCFGR_OB32S            1'b1
1395
`define OR1200_CPUCFGR_OB64S            1'b0
1396
`define OR1200_CPUCFGR_OF32S            1'b0
1397
`define OR1200_CPUCFGR_OF64S            1'b0
1398
`define OR1200_CPUCFGR_OV64S            1'b0
1399
`define OR1200_CPUCFGR_RES1             22'h000000
1400
 
1401
// DMMUCFGR fields
1402
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1403
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1404
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1405
`define OR1200_DMMUCFGR_CRI_BITS        8
1406
`define OR1200_DMMUCFGR_PRI_BITS        9
1407
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1408
`define OR1200_DMMUCFGR_HTR_BITS        11
1409
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1410
 
1411
// DMMUCFGR values
1412
`ifdef OR1200_NO_DMMU
1413
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1414
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1415
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1416
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1417
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1418
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1419
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1420
`define OR1200_DMMUCFGR_RES1            20'h00000
1421
`else
1422
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1423
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1424
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1425
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1426
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1427
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1428
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1429
`define OR1200_DMMUCFGR_RES1            20'h00000
1430
`endif
1431
 
1432
// IMMUCFGR fields
1433
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1434
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1435
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1436
`define OR1200_IMMUCFGR_CRI_BITS        8
1437
`define OR1200_IMMUCFGR_PRI_BITS        9
1438
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1439
`define OR1200_IMMUCFGR_HTR_BITS        11
1440
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1441
 
1442
// IMMUCFGR values
1443
`ifdef OR1200_NO_IMMU
1444
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1445
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1446
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1447
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1448
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1449
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1450
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1451
`define OR1200_IMMUCFGR_RES1            20'h00000
1452
`else
1453
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1454
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1455
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1456
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1457
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1458
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1459
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1460
`define OR1200_IMMUCFGR_RES1            20'h00000
1461
`endif
1462
 
1463
// DCCFGR fields
1464
`define OR1200_DCCFGR_NCW_BITS          2:0
1465
`define OR1200_DCCFGR_NCS_BITS          6:3
1466
`define OR1200_DCCFGR_CBS_BITS          7
1467
`define OR1200_DCCFGR_CWS_BITS          8
1468
`define OR1200_DCCFGR_CCRI_BITS         9
1469
`define OR1200_DCCFGR_CBIRI_BITS        10
1470
`define OR1200_DCCFGR_CBPRI_BITS        11
1471
`define OR1200_DCCFGR_CBLRI_BITS        12
1472
`define OR1200_DCCFGR_CBFRI_BITS        13
1473
`define OR1200_DCCFGR_CBWBRI_BITS       14
1474
`define OR1200_DCCFGR_RES1_BITS 31:15
1475
 
1476
// DCCFGR values
1477
`ifdef OR1200_NO_DC
1478
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1479
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1480
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1481
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1482
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1483
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1484
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1485
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1486
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1487
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1488
`define OR1200_DCCFGR_RES1              17'h00000
1489
`else
1490
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1491
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1492
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1493
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1494
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1495
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1496
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1497
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1498
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1499
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1500
`define OR1200_DCCFGR_RES1              17'h00000
1501
`endif
1502
 
1503
// ICCFGR fields
1504
`define OR1200_ICCFGR_NCW_BITS          2:0
1505
`define OR1200_ICCFGR_NCS_BITS          6:3
1506
`define OR1200_ICCFGR_CBS_BITS          7
1507
`define OR1200_ICCFGR_CWS_BITS          8
1508
`define OR1200_ICCFGR_CCRI_BITS         9
1509
`define OR1200_ICCFGR_CBIRI_BITS        10
1510
`define OR1200_ICCFGR_CBPRI_BITS        11
1511
`define OR1200_ICCFGR_CBLRI_BITS        12
1512
`define OR1200_ICCFGR_CBFRI_BITS        13
1513
`define OR1200_ICCFGR_CBWBRI_BITS       14
1514
`define OR1200_ICCFGR_RES1_BITS 31:15
1515
 
1516
// ICCFGR values
1517
`ifdef OR1200_NO_IC
1518
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1519
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1520
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1521
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1522
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1523
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1524
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1525
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1526
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1527
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1528
`define OR1200_ICCFGR_RES1              17'h00000
1529
`else
1530
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1531
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1532
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1533
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1534
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1535
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1536
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1537
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1538
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1539
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1540
`define OR1200_ICCFGR_RES1              17'h00000
1541
`endif
1542
 
1543
// DCFGR fields
1544
`define OR1200_DCFGR_NDP_BITS           2:0
1545
`define OR1200_DCFGR_WPCI_BITS          3
1546
`define OR1200_DCFGR_RES1_BITS          31:4
1547
 
1548
// DCFGR values
1549
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1550
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1551
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.