OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_14/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1139

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
48
// RFRAM defines comments updated. Altera LPM option added.
49
//
50 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
51
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
52
//
53 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
54
// Previous check-in was done by mistake.
55
//
56 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
57
// Signal scanb_sen renamed to scanb_en.
58 1077 mohor
//
59
// Revision 1.28  2002/10/17 20:04:40  lampret
60
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
61
//
62 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
63
// Removed obsolete comment.
64
//
65 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
66
// Added optional l.div/l.divu insns. By default they are disabled.
67
//
68 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
69
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
70
//
71 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
72
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
73
//
74 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
75
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
76
//
77 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
78
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
79
//
80 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
81
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
82
//
83 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
84
// Disable SB until it is tested
85
//
86 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
87
// Added store buffer.
88
//
89 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
90
// Fixed Xilinx trace buffer address. REported by Taylor Su.
91
//
92 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
93
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
94
//
95 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
96
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
97
//
98 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
99
// Added defines for enabling generic FF based memory macro for register file.
100
//
101 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
102
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
103
//
104 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
105
// Some of the warnings fixed.
106
//
107 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
108
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
109
//
110 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
111
// Updated defines.
112
//
113 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
114
// Added alternative for critical path in DU.
115
//
116 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
117
// Fixed async loop. Changed multiplier type for ASIC.
118
//
119 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
120
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
121
//
122 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
123
// Fixed combinational loops.
124
//
125 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
126
// Fixed OR1200_XILINX_RAM32X1D.
127
//
128 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
129
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
130
//
131 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
132
// Default ASIC configuration does not sample WB inputs.
133
//
134 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
135
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
136
//
137 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
138
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
139
//
140 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
141
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
142
//
143 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
144
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
145
//
146
// Revision 1.19  2001/11/27 19:46:57  lampret
147
// Now FPGA and ASIC target are separate.
148
//
149
// Revision 1.18  2001/11/23 21:42:31  simons
150
// Program counter divided to PPC and NPC.
151
//
152
// Revision 1.17  2001/11/23 08:38:51  lampret
153
// Changed DSR/DRR behavior and exception detection.
154
//
155
// Revision 1.16  2001/11/20 21:30:38  lampret
156
// Added OR1200_REGISTERED_INPUTS.
157
//
158
// Revision 1.15  2001/11/19 14:29:48  simons
159
// Cashes disabled.
160
//
161
// Revision 1.14  2001/11/13 10:02:21  lampret
162
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
163
//
164
// Revision 1.13  2001/11/12 01:45:40  lampret
165
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
166
//
167
// Revision 1.12  2001/11/10 03:43:57  lampret
168
// Fixed exceptions.
169
//
170
// Revision 1.11  2001/11/02 18:57:14  lampret
171
// Modified virtual silicon instantiations.
172
//
173
// Revision 1.10  2001/10/21 17:57:16  lampret
174
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
175
//
176
// Revision 1.9  2001/10/19 23:28:46  lampret
177
// Fixed some synthesis warnings. Configured with caches and MMUs.
178
//
179
// Revision 1.8  2001/10/14 13:12:09  lampret
180
// MP3 version.
181
//
182
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
183
// no message
184
//
185
// Revision 1.3  2001/08/17 08:01:19  lampret
186
// IC enable/disable.
187
//
188
// Revision 1.2  2001/08/13 03:36:20  lampret
189
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
190
//
191
// Revision 1.1  2001/08/09 13:39:33  lampret
192
// Major clean-up.
193
//
194
// Revision 1.2  2001/07/22 03:31:54  lampret
195
// Fixed RAM's oen bug. Cache bypass under development.
196
//
197
// Revision 1.1  2001/07/20 00:46:03  lampret
198
// Development version of RTL. Libraries are missing.
199
//
200
//
201
 
202
//
203
// Dump VCD
204
//
205
//`define OR1200_VCD_DUMP
206
 
207
//
208
// Generate debug messages during simulation
209
//
210
//`define OR1200_VERBOSE
211
 
212 1078 mohor
//  `define OR1200_ASIC
213 504 lampret
////////////////////////////////////////////////////////
214
//
215
// Typical configuration for an ASIC
216
//
217
`ifdef OR1200_ASIC
218
 
219
//
220
// Target ASIC memories
221
//
222
//`define OR1200_ARTISAN_SSP
223
//`define OR1200_ARTISAN_SDP
224
//`define OR1200_ARTISAN_STP
225
`define OR1200_VIRTUALSILICON_SSP
226 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
227 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
228 504 lampret
 
229
//
230
// Do not implement Data cache
231
//
232
//`define OR1200_NO_DC
233
 
234
//
235
// Do not implement Insn cache
236
//
237
//`define OR1200_NO_IC
238
 
239
//
240
// Do not implement Data MMU
241
//
242
//`define OR1200_NO_DMMU
243
 
244
//
245
// Do not implement Insn MMU
246
//
247
//`define OR1200_NO_IMMU
248
 
249
//
250 944 lampret
// Select between ASIC optimized and generic multiplier
251 504 lampret
//
252 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
253
`define OR1200_GENERIC_MULTP2_32X32
254 504 lampret
 
255
//
256
// Size/type of insn/data cache if implemented
257
//
258
// `define OR1200_IC_1W_4KB
259
`define OR1200_IC_1W_8KB
260
// `define OR1200_DC_1W_4KB
261
`define OR1200_DC_1W_8KB
262
 
263
`else
264
 
265
 
266
/////////////////////////////////////////////////////////
267
//
268
// Typical configuration for an FPGA
269
//
270
 
271
//
272
// Target FPGA memories
273
//
274 1132 lampret
//`define OR1200_ALTERA_LPM
275 504 lampret
`define OR1200_XILINX_RAMB4
276 776 lampret
//`define OR1200_XILINX_RAM32X1D
277 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
278 504 lampret
 
279
//
280
// Do not implement Data cache
281
//
282
//`define OR1200_NO_DC
283
 
284
//
285
// Do not implement Insn cache
286
//
287
//`define OR1200_NO_IC
288
 
289
//
290
// Do not implement Data MMU
291
//
292
//`define OR1200_NO_DMMU
293
 
294
//
295
// Do not implement Insn MMU
296
//
297
//`define OR1200_NO_IMMU
298
 
299
//
300 944 lampret
// Select between ASIC and generic multiplier
301 504 lampret
//
302 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
303 504 lampret
//
304
//`define OR1200_ASIC_MULTP2_32X32
305
`define OR1200_GENERIC_MULTP2_32X32
306
 
307
//
308
// Size/type of insn/data cache if implemented
309
// (consider available FPGA memory resources)
310
//
311
`define OR1200_IC_1W_4KB
312
//`define OR1200_IC_1W_8KB
313
`define OR1200_DC_1W_4KB
314
//`define OR1200_DC_1W_8KB
315
 
316
`endif
317
 
318
 
319
//////////////////////////////////////////////////////////
320
//
321
// Do not change below unless you know what you are doing
322
//
323
 
324 788 lampret
//
325 1063 lampret
// Enable RAM BIST
326
//
327
// At the moment this only works for Virtual Silicon
328
// single port RAMs. For other RAMs it has not effect.
329
// Special wrapper for VS RAMs needs to be provided
330
// with scan flops to facilitate bist scan.
331
//
332 1078 mohor
//`define OR1200_BIST
333 1063 lampret
 
334
//
335 944 lampret
// Register OR1200 WISHBONE outputs
336
// (must be defined/enabled)
337
//
338
`define OR1200_REGISTERED_OUTPUTS
339
 
340
//
341
// Register OR1200 WISHBONE inputs
342
//
343
// (must be undefined/disabled)
344
//
345
//`define OR1200_REGISTERED_INPUTS
346
 
347
//
348 895 lampret
// Disable bursts if they are not supported by the
349
// memory subsystem (only affect cache line fill)
350
//
351
//`define OR1200_NO_BURSTS
352
//
353
 
354
//
355 944 lampret
// WISHBONE retry counter range
356
//
357
// 2^value range for retry counter. Retry counter
358
// is activated whenever *wb_rty_i is asserted and
359
// until retry counter expires, corresponding
360
// WISHBONE interface is deactivated.
361
//
362
// To disable retry counters and *wb_rty_i all together,
363
// undefine this macro.
364
//
365
//`define OR1200_WB_RETRY 7
366
 
367
//
368 1104 lampret
// WISHBONE Consecutive Address Burst
369
//
370
// This was used prior to WISHBONE B3 specification
371
// to identify bursts. It is no longer needed but
372
// remains enabled for compatibility with old designs.
373
//
374
// To remove *wb_cab_o ports undefine this macro.
375
//
376
`define OR1200_WB_CAB
377
 
378
//
379
// WISHBONE B3 compatible interface
380
//
381
// This follows the WISHBONE B3 specification.
382
// It is not enabled by default because most
383
// designs still don't use WB b3.
384
//
385
// To enable *wb_cti_o/*wb_bte_o ports,
386
// define this macro.
387
//
388
//`define OR1200_WB_B3
389
 
390
//
391 788 lampret
// Enable additional synthesis directives if using
392 790 lampret
// _Synopsys_ synthesis tool
393 788 lampret
//
394
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
395
 
396
//
397 1022 lampret
// Enables default statement in some case blocks
398
// and disables Synopsys synthesis directive full_case
399
//
400
// By default it is enabled. When disabled it
401
// can increase clock frequency.
402
//
403
`define OR1200_CASE_DEFAULT
404
 
405
//
406 504 lampret
// Operand width / register file address width
407 788 lampret
//
408
// (DO NOT CHANGE)
409
//
410 504 lampret
`define OR1200_OPERAND_WIDTH            32
411
`define OR1200_REGFILE_ADDR_WIDTH       5
412
 
413
//
414 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
415
// also set (compare) flag when result of their
416
// operation equals zero
417
//
418
// At the time of writing this, default or32
419
// C/C++ compiler doesn't generate code that
420
// would benefit from this optimization.
421
//
422
// By default this optimization is disabled to
423
// save area.
424
//
425
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
426
 
427
//
428
// Implement l.addc/l.addic instructions and SR[CY]
429
//
430
// At the time of writing this, or32
431
// C/C++ compiler doesn't generate l.addc/l.addic
432
// instructions. However or32 assembler
433
// can assemble code that uses l.addc/l.addic insns.
434
//
435
// By default implementation of l.addc/l.addic
436
// instructions and SR[CY] is disabled to save
437
// area.
438
//
439 1033 lampret
// [Because this define controles implementation
440
//  of SR[CY] write enable, if it is not enabled,
441
//  l.add/l.addi also don't set SR[CY].]
442
//
443 1032 lampret
//`define OR1200_IMPL_ADDC
444
 
445
//
446 1035 lampret
// Implement optional l.div/l.divu instructions
447
//
448
// By default divide instructions are not implemented
449
// to save area and increase clock frequency. or32 C/C++
450
// compiler can use soft library for division.
451
//
452
//`define OR1200_IMPL_DIV
453
 
454
//
455 504 lampret
// Implement rotate in the ALU
456
//
457 1032 lampret
// At the time of writing this, or32
458
// C/C++ compiler doesn't generate rotate
459
// instructions. However or32 assembler
460
// can assemble code that uses rotate insn.
461
// This means that rotate instructions
462
// must be used manually inserted.
463
//
464
// By default implementation of rotate
465
// is disabled to save area and increase
466
// clock frequency.
467
//
468 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
469
 
470
//
471
// Type of ALU compare to implement
472
//
473 1032 lampret
// Try either one to find what yields
474
// higher clock frequencyin your case.
475
//
476 504 lampret
//`define OR1200_IMPL_ALU_COMP1
477
`define OR1200_IMPL_ALU_COMP2
478
 
479
//
480
// Select between low-power (larger) multiplier or faster multiplier
481
//
482 776 lampret
//`define OR1200_LOWPWR_MULT
483 504 lampret
 
484
//
485 1139 lampret
// Clock ratio RISC clock versus WB clock
486 504 lampret
//
487 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
488
// both defines
489 504 lampret
//
490 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
491
// and use clmode to set ratio
492
//
493
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
494
// clmode to set ratio
495
//
496 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
497 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
498 504 lampret
 
499
//
500
// Type of register file RAM
501
//
502 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
503 504 lampret
// `define OR1200_RFRAM_TWOPORT
504 870 lampret
//
505 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
506 870 lampret
`define OR1200_RFRAM_DUALPORT
507
//
508 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
509
//`define OR1200_RFRAM_GENERIC
510 504 lampret
 
511
//
512 776 lampret
// Type of mem2reg aligner to implement.
513 504 lampret
//
514 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
515
// circuit, however with today tools it will
516
// most probably give you slower circuit.
517
//
518
`define OR1200_IMPL_MEM2REG1
519
//`define OR1200_IMPL_MEM2REG2
520 504 lampret
 
521
//
522
// ALUOPs
523
//
524
`define OR1200_ALUOP_WIDTH      4
525 636 lampret
`define OR1200_ALUOP_NOP        4'd4
526 504 lampret
/* Order defined by arith insns that have two source operands both in regs
527
   (see binutils/include/opcode/or32.h) */
528
`define OR1200_ALUOP_ADD        4'd0
529
`define OR1200_ALUOP_ADDC       4'd1
530
`define OR1200_ALUOP_SUB        4'd2
531
`define OR1200_ALUOP_AND        4'd3
532 636 lampret
`define OR1200_ALUOP_OR         4'd4
533 504 lampret
`define OR1200_ALUOP_XOR        4'd5
534
`define OR1200_ALUOP_MUL        4'd6
535
`define OR1200_ALUOP_SHROT      4'd8
536
`define OR1200_ALUOP_DIV        4'd9
537
`define OR1200_ALUOP_DIVU       4'd10
538
/* Order not specifically defined. */
539
`define OR1200_ALUOP_IMM        4'd11
540
`define OR1200_ALUOP_MOVHI      4'd12
541
`define OR1200_ALUOP_COMP       4'd13
542
`define OR1200_ALUOP_MTSR       4'd14
543
`define OR1200_ALUOP_MFSR       4'd15
544
 
545
//
546
// MACOPs
547
//
548
`define OR1200_MACOP_WIDTH      2
549
`define OR1200_MACOP_NOP        2'b00
550
`define OR1200_MACOP_MAC        2'b01
551
`define OR1200_MACOP_MSB        2'b10
552
 
553
//
554
// Shift/rotate ops
555
//
556
`define OR1200_SHROTOP_WIDTH    2
557
`define OR1200_SHROTOP_NOP      2'd0
558
`define OR1200_SHROTOP_SLL      2'd0
559
`define OR1200_SHROTOP_SRL      2'd1
560
`define OR1200_SHROTOP_SRA      2'd2
561
`define OR1200_SHROTOP_ROR      2'd3
562
 
563
// Execution cycles per instruction
564
`define OR1200_MULTICYCLE_WIDTH 2
565
`define OR1200_ONE_CYCLE                2'd0
566
`define OR1200_TWO_CYCLES               2'd1
567
 
568
// Operand MUX selects
569
`define OR1200_SEL_WIDTH                2
570
`define OR1200_SEL_RF                   2'd0
571
`define OR1200_SEL_IMM                  2'd1
572
`define OR1200_SEL_EX_FORW              2'd2
573
`define OR1200_SEL_WB_FORW              2'd3
574
 
575
//
576
// BRANCHOPs
577
//
578
`define OR1200_BRANCHOP_WIDTH           3
579
`define OR1200_BRANCHOP_NOP             3'd0
580
`define OR1200_BRANCHOP_J               3'd1
581
`define OR1200_BRANCHOP_JR              3'd2
582
`define OR1200_BRANCHOP_BAL             3'd3
583
`define OR1200_BRANCHOP_BF              3'd4
584
`define OR1200_BRANCHOP_BNF             3'd5
585
`define OR1200_BRANCHOP_RFE             3'd6
586
 
587
//
588
// LSUOPs
589
//
590
// Bit 0: sign extend
591
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
592
// Bit 3: 0 load, 1 store
593
`define OR1200_LSUOP_WIDTH              4
594
`define OR1200_LSUOP_NOP                4'b0000
595
`define OR1200_LSUOP_LBZ                4'b0010
596
`define OR1200_LSUOP_LBS                4'b0011
597
`define OR1200_LSUOP_LHZ                4'b0100
598
`define OR1200_LSUOP_LHS                4'b0101
599
`define OR1200_LSUOP_LWZ                4'b0110
600
`define OR1200_LSUOP_LWS                4'b0111
601
`define OR1200_LSUOP_LD         4'b0001
602
`define OR1200_LSUOP_SD         4'b1000
603
`define OR1200_LSUOP_SB         4'b1010
604
`define OR1200_LSUOP_SH         4'b1100
605
`define OR1200_LSUOP_SW         4'b1110
606
 
607
// FETCHOPs
608
`define OR1200_FETCHOP_WIDTH            1
609
`define OR1200_FETCHOP_NOP              1'b0
610
`define OR1200_FETCHOP_LW               1'b1
611
 
612
//
613
// Register File Write-Back OPs
614
//
615
// Bit 0: register file write enable
616
// Bits 2-1: write-back mux selects
617
`define OR1200_RFWBOP_WIDTH             3
618
`define OR1200_RFWBOP_NOP               3'b000
619
`define OR1200_RFWBOP_ALU               3'b001
620
`define OR1200_RFWBOP_LSU               3'b011
621
`define OR1200_RFWBOP_SPRS              3'b101
622
`define OR1200_RFWBOP_LR                3'b111
623
 
624
// Compare instructions
625
`define OR1200_COP_SFEQ       3'b000
626
`define OR1200_COP_SFNE       3'b001
627
`define OR1200_COP_SFGT       3'b010
628
`define OR1200_COP_SFGE       3'b011
629
`define OR1200_COP_SFLT       3'b100
630
`define OR1200_COP_SFLE       3'b101
631
`define OR1200_COP_X          3'b111
632
`define OR1200_SIGNED_COMPARE 'd3
633
`define OR1200_COMPOP_WIDTH     4
634
 
635
//
636
// TAGs for instruction bus
637
//
638
`define OR1200_ITAG_IDLE        4'h0    // idle bus
639
`define OR1200_ITAG_NI          4'h1    // normal insn
640
`define OR1200_ITAG_BE          4'hb    // Bus error exception
641
`define OR1200_ITAG_PE          4'hc    // Page fault exception
642
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
643
 
644
//
645
// TAGs for data bus
646
//
647
`define OR1200_DTAG_IDLE        4'h0    // idle bus
648
`define OR1200_DTAG_ND          4'h1    // normal data
649
`define OR1200_DTAG_AE          4'ha    // Alignment exception
650
`define OR1200_DTAG_BE          4'hb    // Bus error exception
651
`define OR1200_DTAG_PE          4'hc    // Page fault exception
652
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
653
 
654
 
655
//////////////////////////////////////////////
656
//
657
// ORBIS32 ISA specifics
658
//
659
 
660
// SHROT_OP position in machine word
661
`define OR1200_SHROTOP_POS              7:6
662
 
663
// ALU instructions multicycle field in machine word
664
`define OR1200_ALUMCYC_POS              9:8
665
 
666
//
667
// Instruction opcode groups (basic)
668
//
669
`define OR1200_OR32_J                 6'b000000
670
`define OR1200_OR32_JAL               6'b000001
671
`define OR1200_OR32_BNF               6'b000011
672
`define OR1200_OR32_BF                6'b000100
673
`define OR1200_OR32_NOP               6'b000101
674
`define OR1200_OR32_MOVHI             6'b000110
675
`define OR1200_OR32_XSYNC             6'b001000
676
`define OR1200_OR32_RFE               6'b001001
677
/* */
678
`define OR1200_OR32_JR                6'b010001
679
`define OR1200_OR32_JALR              6'b010010
680
`define OR1200_OR32_MACI              6'b010011
681
/* */
682
`define OR1200_OR32_LWZ               6'b100001
683
`define OR1200_OR32_LBZ               6'b100011
684
`define OR1200_OR32_LBS               6'b100100
685
`define OR1200_OR32_LHZ               6'b100101
686
`define OR1200_OR32_LHS               6'b100110
687
`define OR1200_OR32_ADDI              6'b100111
688
`define OR1200_OR32_ADDIC             6'b101000
689
`define OR1200_OR32_ANDI              6'b101001
690
`define OR1200_OR32_ORI               6'b101010
691
`define OR1200_OR32_XORI              6'b101011
692
`define OR1200_OR32_MULI              6'b101100
693
`define OR1200_OR32_MFSPR             6'b101101
694
`define OR1200_OR32_SH_ROTI           6'b101110
695
`define OR1200_OR32_SFXXI             6'b101111
696
/* */
697
`define OR1200_OR32_MTSPR             6'b110000
698
`define OR1200_OR32_MACMSB            6'b110001
699
/* */
700
`define OR1200_OR32_SW                6'b110101
701
`define OR1200_OR32_SB                6'b110110
702
`define OR1200_OR32_SH                6'b110111
703
`define OR1200_OR32_ALU               6'b111000
704
`define OR1200_OR32_SFXX              6'b111001
705
 
706
 
707
/////////////////////////////////////////////////////
708
//
709
// Exceptions
710
//
711
`define OR1200_EXCEPT_WIDTH 4
712
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
713
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
714
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
715
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
716
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
717
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
718
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
719 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
720 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
721
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
722 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
723 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
724
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
725
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
726
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
727
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
728
 
729
 
730
/////////////////////////////////////////////////////
731
//
732
// SPR groups
733
//
734
 
735
// Bits that define the group
736
`define OR1200_SPR_GROUP_BITS   15:11
737
 
738
// Width of the group bits
739
`define OR1200_SPR_GROUP_WIDTH  5
740
 
741
// Bits that define offset inside the group
742
`define OR1200_SPR_OFS_BITS 10:0
743
 
744
// List of groups
745
`define OR1200_SPR_GROUP_SYS    5'd00
746
`define OR1200_SPR_GROUP_DMMU   5'd01
747
`define OR1200_SPR_GROUP_IMMU   5'd02
748
`define OR1200_SPR_GROUP_DC     5'd03
749
`define OR1200_SPR_GROUP_IC     5'd04
750
`define OR1200_SPR_GROUP_MAC    5'd05
751
`define OR1200_SPR_GROUP_DU     5'd06
752
`define OR1200_SPR_GROUP_PM     5'd08
753
`define OR1200_SPR_GROUP_PIC    5'd09
754
`define OR1200_SPR_GROUP_TT     5'd10
755
 
756
 
757
/////////////////////////////////////////////////////
758
//
759
// System group
760
//
761
 
762
//
763
// System registers
764
//
765
`define OR1200_SPR_CFGR         7'd0
766
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
767
`define OR1200_SPR_NPC          11'd16
768
`define OR1200_SPR_SR           11'd17
769
`define OR1200_SPR_PPC          11'd18
770
`define OR1200_SPR_EPCR         11'd32
771
`define OR1200_SPR_EEAR         11'd48
772
`define OR1200_SPR_ESR          11'd64
773
 
774
//
775
// SR bits
776
//
777 589 lampret
`define OR1200_SR_WIDTH 16
778
`define OR1200_SR_SM   0
779
`define OR1200_SR_TEE  1
780
`define OR1200_SR_IEE  2
781 504 lampret
`define OR1200_SR_DCE  3
782
`define OR1200_SR_ICE  4
783
`define OR1200_SR_DME  5
784
`define OR1200_SR_IME  6
785
`define OR1200_SR_LEE  7
786
`define OR1200_SR_CE   8
787
`define OR1200_SR_F    9
788 589 lampret
`define OR1200_SR_CY   10       // Unused
789
`define OR1200_SR_OV   11       // Unused
790
`define OR1200_SR_OVE  12       // Unused
791
`define OR1200_SR_DSX  13       // Unused
792
`define OR1200_SR_EPH  14
793
`define OR1200_SR_FO   15
794
`define OR1200_SR_CID  31:28    // Unimplemented
795 504 lampret
 
796
// Bits that define offset inside the group
797
`define OR1200_SPROFS_BITS 10:0
798
 
799
 
800
/////////////////////////////////////////////////////
801
//
802
// Power Management (PM)
803
//
804
 
805
// Define it if you want PM implemented
806
`define OR1200_PM_IMPLEMENTED
807
 
808
// Bit positions inside PMR (don't change)
809
`define OR1200_PM_PMR_SDF 3:0
810
`define OR1200_PM_PMR_DME 4
811
`define OR1200_PM_PMR_SME 5
812
`define OR1200_PM_PMR_DCGE 6
813
`define OR1200_PM_PMR_UNUSED 31:7
814
 
815
// PMR offset inside PM group of registers
816
`define OR1200_PM_OFS_PMR 11'b0
817
 
818
// PM group
819
`define OR1200_SPRGRP_PM 5'd8
820
 
821
// Define if PMR can be read/written at any address inside PM group
822
`define OR1200_PM_PARTIAL_DECODING
823
 
824
// Define if reading PMR is allowed
825
`define OR1200_PM_READREGS
826
 
827
// Define if unused PMR bits should be zero
828
`define OR1200_PM_UNUSED_ZERO
829
 
830
 
831
/////////////////////////////////////////////////////
832
//
833
// Debug Unit (DU)
834
//
835
 
836
// Define it if you want DU implemented
837
`define OR1200_DU_IMPLEMENTED
838
 
839 895 lampret
// Define if you want trace buffer
840
// (for now only available for Xilinx Virtex FPGAs)
841 962 lampret
`ifdef OR1200_ASIC
842
`else
843 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
844 962 lampret
`endif
845 895 lampret
 
846 504 lampret
// Address offsets of DU registers inside DU group
847 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
848
`define OR1200_DU_OFS_DMR2 11'd17
849
`define OR1200_DU_OFS_DSR 11'd20
850
`define OR1200_DU_OFS_DRR 11'd21
851 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
852
`define OR1200_DU_OFS_TBIA 11'h1xx
853
`define OR1200_DU_OFS_TBIM 11'h2xx
854
`define OR1200_DU_OFS_TBAR 11'h3xx
855
`define OR1200_DU_OFS_TBTS 11'h4xx
856 504 lampret
 
857
// Position of offset bits inside SPR address
858 895 lampret
`define OR1200_DUOFS_BITS 10:0
859 504 lampret
 
860
// Define if you want these DU registers to be implemented
861
`define OR1200_DU_DMR1
862
`define OR1200_DU_DMR2
863
`define OR1200_DU_DSR
864
`define OR1200_DU_DRR
865
 
866
// DMR1 bits
867
`define OR1200_DU_DMR1_ST 22
868
 
869
// DSR bits
870
`define OR1200_DU_DSR_WIDTH     14
871
`define OR1200_DU_DSR_RSTE      0
872
`define OR1200_DU_DSR_BUSEE     1
873
`define OR1200_DU_DSR_DPFE      2
874
`define OR1200_DU_DSR_IPFE      3
875 589 lampret
`define OR1200_DU_DSR_TTE       4
876 504 lampret
`define OR1200_DU_DSR_AE        5
877
`define OR1200_DU_DSR_IIE       6
878 589 lampret
`define OR1200_DU_DSR_IE        7
879 504 lampret
`define OR1200_DU_DSR_DME       8
880
`define OR1200_DU_DSR_IME       9
881
`define OR1200_DU_DSR_RE        10
882
`define OR1200_DU_DSR_SCE       11
883
`define OR1200_DU_DSR_BE        12
884
`define OR1200_DU_DSR_TE        13
885
 
886
// DRR bits
887
`define OR1200_DU_DRR_RSTE      0
888
`define OR1200_DU_DRR_BUSEE     1
889
`define OR1200_DU_DRR_DPFE      2
890
`define OR1200_DU_DRR_IPFE      3
891 589 lampret
`define OR1200_DU_DRR_TTE       4
892 504 lampret
`define OR1200_DU_DRR_AE        5
893
`define OR1200_DU_DRR_IIE       6
894 589 lampret
`define OR1200_DU_DRR_IE        7
895 504 lampret
`define OR1200_DU_DRR_DME       8
896
`define OR1200_DU_DRR_IME       9
897
`define OR1200_DU_DRR_RE        10
898
`define OR1200_DU_DRR_SCE       11
899
`define OR1200_DU_DRR_BE        12
900
`define OR1200_DU_DRR_TE        13
901
 
902
// Define if reading DU regs is allowed
903
`define OR1200_DU_READREGS
904
 
905
// Define if unused DU registers bits should be zero
906
`define OR1200_DU_UNUSED_ZERO
907
 
908
// DU operation commands
909
`define OR1200_DU_OP_READSPR    3'd4
910
`define OR1200_DU_OP_WRITESPR   3'd5
911
 
912 737 lampret
// Define if IF/LSU status is not needed by devel i/f
913
`define OR1200_DU_STATUS_UNIMPLEMENTED
914 504 lampret
 
915
/////////////////////////////////////////////////////
916
//
917
// Programmable Interrupt Controller (PIC)
918
//
919
 
920
// Define it if you want PIC implemented
921
`define OR1200_PIC_IMPLEMENTED
922
 
923
// Define number of interrupt inputs (2-31)
924
`define OR1200_PIC_INTS 20
925
 
926
// Address offsets of PIC registers inside PIC group
927
`define OR1200_PIC_OFS_PICMR 2'd0
928
`define OR1200_PIC_OFS_PICSR 2'd2
929
 
930
// Position of offset bits inside SPR address
931
`define OR1200_PICOFS_BITS 1:0
932
 
933
// Define if you want these PIC registers to be implemented
934
`define OR1200_PIC_PICMR
935
`define OR1200_PIC_PICSR
936
 
937
// Define if reading PIC registers is allowed
938
`define OR1200_PIC_READREGS
939
 
940
// Define if unused PIC register bits should be zero
941
`define OR1200_PIC_UNUSED_ZERO
942
 
943
 
944
/////////////////////////////////////////////////////
945
//
946
// Tick Timer (TT)
947
//
948
 
949
// Define it if you want TT implemented
950
`define OR1200_TT_IMPLEMENTED
951
 
952
// Address offsets of TT registers inside TT group
953
`define OR1200_TT_OFS_TTMR 1'd0
954
`define OR1200_TT_OFS_TTCR 1'd1
955
 
956
// Position of offset bits inside SPR group
957
`define OR1200_TTOFS_BITS 0
958
 
959
// Define if you want these TT registers to be implemented
960
`define OR1200_TT_TTMR
961
`define OR1200_TT_TTCR
962
 
963
// TTMR bits
964
`define OR1200_TT_TTMR_TP 27:0
965
`define OR1200_TT_TTMR_IP 28
966
`define OR1200_TT_TTMR_IE 29
967
`define OR1200_TT_TTMR_M 31:30
968
 
969
// Define if reading TT registers is allowed
970
`define OR1200_TT_READREGS
971
 
972
 
973
//////////////////////////////////////////////
974
//
975
// MAC
976
//
977
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
978
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
979
 
980
 
981
//////////////////////////////////////////////
982
//
983
// Data MMU (DMMU)
984
//
985
 
986
//
987
// Address that selects between TLB TR and MR
988
//
989 660 lampret
`define OR1200_DTLB_TM_ADDR     7
990 504 lampret
 
991
//
992
// DTLBMR fields
993
//
994
`define OR1200_DTLBMR_V_BITS    0
995
`define OR1200_DTLBMR_CID_BITS  4:1
996
`define OR1200_DTLBMR_RES_BITS  11:5
997
`define OR1200_DTLBMR_VPN_BITS  31:13
998
 
999
//
1000
// DTLBTR fields
1001
//
1002
`define OR1200_DTLBTR_CC_BITS   0
1003
`define OR1200_DTLBTR_CI_BITS   1
1004
`define OR1200_DTLBTR_WBC_BITS  2
1005
`define OR1200_DTLBTR_WOM_BITS  3
1006
`define OR1200_DTLBTR_A_BITS    4
1007
`define OR1200_DTLBTR_D_BITS    5
1008
`define OR1200_DTLBTR_URE_BITS  6
1009
`define OR1200_DTLBTR_UWE_BITS  7
1010
`define OR1200_DTLBTR_SRE_BITS  8
1011
`define OR1200_DTLBTR_SWE_BITS  9
1012
`define OR1200_DTLBTR_RES_BITS  11:10
1013
`define OR1200_DTLBTR_PPN_BITS  31:13
1014
 
1015
//
1016
// DTLB configuration
1017
//
1018
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1019
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1020
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1021
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1022
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1023
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1024
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1025
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1026
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1027
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1028
 
1029 660 lampret
//
1030
// Cache inhibit while DMMU is not enabled/implemented
1031
//
1032
// cache inhibited 0GB-4GB              1'b1
1033 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1034
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1035
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1036
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1037 660 lampret
// cached 0GB-4GB                       1'b0
1038
//
1039
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1040 504 lampret
 
1041 660 lampret
 
1042 504 lampret
//////////////////////////////////////////////
1043
//
1044
// Insn MMU (IMMU)
1045
//
1046
 
1047
//
1048
// Address that selects between TLB TR and MR
1049
//
1050 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1051 504 lampret
 
1052
//
1053
// ITLBMR fields
1054
//
1055
`define OR1200_ITLBMR_V_BITS    0
1056
`define OR1200_ITLBMR_CID_BITS  4:1
1057
`define OR1200_ITLBMR_RES_BITS  11:5
1058
`define OR1200_ITLBMR_VPN_BITS  31:13
1059
 
1060
//
1061
// ITLBTR fields
1062
//
1063
`define OR1200_ITLBTR_CC_BITS   0
1064
`define OR1200_ITLBTR_CI_BITS   1
1065
`define OR1200_ITLBTR_WBC_BITS  2
1066
`define OR1200_ITLBTR_WOM_BITS  3
1067
`define OR1200_ITLBTR_A_BITS    4
1068
`define OR1200_ITLBTR_D_BITS    5
1069
`define OR1200_ITLBTR_SXE_BITS  6
1070
`define OR1200_ITLBTR_UXE_BITS  7
1071
`define OR1200_ITLBTR_RES_BITS  11:8
1072
`define OR1200_ITLBTR_PPN_BITS  31:13
1073
 
1074
//
1075
// ITLB configuration
1076
//
1077
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1078
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1079
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1080
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1081
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1082
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1083
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1084
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1085
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1086
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1087
 
1088 660 lampret
//
1089
// Cache inhibit while IMMU is not enabled/implemented
1090 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1091 660 lampret
//
1092
// cache inhibited 0GB-4GB              1'b1
1093 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1094
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1095
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1096
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1097 660 lampret
// cached 0GB-4GB                       1'b0
1098
//
1099 735 lampret
`define OR1200_IMMU_CI                  1'b0
1100 504 lampret
 
1101 660 lampret
 
1102 504 lampret
/////////////////////////////////////////////////
1103
//
1104
// Insn cache (IC)
1105
//
1106
 
1107
// 3 for 8 bytes, 4 for 16 bytes etc
1108
`define OR1200_ICLS             4
1109
 
1110
//
1111
// IC configurations
1112
//
1113
`ifdef OR1200_IC_1W_4KB
1114
`define OR1200_ICSIZE                   12                      // 4096
1115
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1116
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1117
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1118
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1119
`define OR1200_ICTAG_W                  21
1120
`endif
1121
`ifdef OR1200_IC_1W_8KB
1122
`define OR1200_ICSIZE                   13                      // 8192
1123
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1124
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1125
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1126
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1127
`define OR1200_ICTAG_W                  20
1128
`endif
1129
 
1130
 
1131
/////////////////////////////////////////////////
1132
//
1133
// Data cache (DC)
1134
//
1135
 
1136
// 3 for 8 bytes, 4 for 16 bytes etc
1137
`define OR1200_DCLS             4
1138
 
1139 636 lampret
// Define to perform store refill (potential performance penalty)
1140
// `define OR1200_DC_STORE_REFILL
1141
 
1142 504 lampret
//
1143
// DC configurations
1144
//
1145
`ifdef OR1200_DC_1W_4KB
1146
`define OR1200_DCSIZE                   12                      // 4096
1147
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1148
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1149
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1150
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1151
`define OR1200_DCTAG_W                  21
1152
`endif
1153
`ifdef OR1200_DC_1W_8KB
1154
`define OR1200_DCSIZE                   13                      // 8192
1155
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1156
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1157
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1158
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1159
`define OR1200_DCTAG_W                  20
1160
`endif
1161 994 lampret
 
1162
/////////////////////////////////////////////////
1163
//
1164
// Store buffer (SB)
1165
//
1166
 
1167
//
1168
// Store buffer
1169
//
1170
// It will improve performance by "caching" CPU stores
1171
// using store buffer. This is most important for function
1172
// prologues because DC can only work in write though mode
1173
// and all stores would have to complete external WB writes
1174
// to memory.
1175
// Store buffer is between DC and data BIU.
1176
// All stores will be stored into store buffer and immediately
1177
// completed by the CPU, even though actual external writes
1178
// will be performed later. As a consequence store buffer masks
1179
// all data bus errors related to stores (data bus errors
1180
// related to loads are delivered normally).
1181
// All pending CPU loads will wait until store buffer is empty to
1182
// ensure strict memory model. Right now this is necessary because
1183
// we don't make destinction between cached and cache inhibited
1184
// address space, so we simply empty store buffer until loads
1185
// can begin.
1186
//
1187
// It makes design a bit bigger, depending what is the number of
1188
// entries in SB FIFO. Number of entries can be changed further
1189
// down.
1190
//
1191
//`define OR1200_SB_IMPLEMENTED
1192
 
1193
//
1194
// Number of store buffer entries
1195
//
1196
// Verified number of entries are 4 and 8 entries
1197
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1198
// always match 2**OR1200_SB_LOG.
1199
// To disable store buffer, undefine
1200
// OR1200_SB_IMPLEMENTED.
1201
//
1202
`define OR1200_SB_LOG           2       // 2 or 3
1203
`define OR1200_SB_ENTRIES       4       // 4 or 8
1204 1023 lampret
 
1205
 
1206
/////////////////////////////////////////////////////
1207
//
1208
// VR, UPR and Configuration Registers
1209
//
1210
//
1211
// VR, UPR and configuration registers are optional. If 
1212
// implemented, operating system can automatically figure
1213
// out how to use the processor because it knows 
1214
// what units are available in the processor and how they
1215
// are configured.
1216
//
1217
// This section must be last in or1200_defines.v file so
1218
// that all units are already configured and thus
1219
// configuration registers are properly set.
1220
// 
1221
 
1222
// Define if you want configuration registers implemented
1223
`define OR1200_CFGR_IMPLEMENTED
1224
 
1225
// Define if you want full address decode inside SYS group
1226
`define OR1200_SYS_FULL_DECODE
1227
 
1228
// Offsets of VR, UPR and CFGR registers
1229
`define OR1200_SPRGRP_SYS_VR            4'h0
1230
`define OR1200_SPRGRP_SYS_UPR           4'h1
1231
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1232
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1233
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1234
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1235
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1236
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1237
 
1238
// VR fields
1239
`define OR1200_VR_REV_BITS              5:0
1240
`define OR1200_VR_RES1_BITS             15:6
1241
`define OR1200_VR_CFG_BITS              23:16
1242
`define OR1200_VR_VER_BITS              31:24
1243
 
1244
// VR values
1245
`define OR1200_VR_REV                   6'h00
1246
`define OR1200_VR_RES1                  10'h000
1247
`define OR1200_VR_CFG                   8'h00
1248
`define OR1200_VR_VER                   8'h12
1249
 
1250
// UPR fields
1251
`define OR1200_UPR_UP_BITS              0
1252
`define OR1200_UPR_DCP_BITS             1
1253
`define OR1200_UPR_ICP_BITS             2
1254
`define OR1200_UPR_DMP_BITS             3
1255
`define OR1200_UPR_IMP_BITS             4
1256
`define OR1200_UPR_MP_BITS              5
1257
`define OR1200_UPR_DUP_BITS             6
1258
`define OR1200_UPR_PCUP_BITS            7
1259
`define OR1200_UPR_PMP_BITS             8
1260
`define OR1200_UPR_PICP_BITS            9
1261
`define OR1200_UPR_TTP_BITS             10
1262
`define OR1200_UPR_RES1_BITS            23:11
1263
`define OR1200_UPR_CUP_BITS             31:24
1264
 
1265
// UPR values
1266
`define OR1200_UPR_UP                   1'b1
1267
`ifdef OR1200_NO_DC
1268
`define OR1200_UPR_DCP                  1'b0
1269
`else
1270
`define OR1200_UPR_DCP                  1'b1
1271
`endif
1272
`ifdef OR1200_NO_IC
1273
`define OR1200_UPR_ICP                  1'b0
1274
`else
1275
`define OR1200_UPR_ICP                  1'b1
1276
`endif
1277
`ifdef OR1200_NO_DMMU
1278
`define OR1200_UPR_DMP                  1'b0
1279
`else
1280
`define OR1200_UPR_DMP                  1'b1
1281
`endif
1282
`ifdef OR1200_NO_IMMU
1283
`define OR1200_UPR_IMP                  1'b0
1284
`else
1285
`define OR1200_UPR_IMP                  1'b1
1286
`endif
1287
`define OR1200_UPR_MP                   1'b1    // MAC always present
1288
`ifdef OR1200_DU_IMPLEMENTED
1289
`define OR1200_UPR_DUP                  1'b1
1290
`else
1291
`define OR1200_UPR_DUP                  1'b0
1292
`endif
1293
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1294
`ifdef OR1200_DU_IMPLEMENTED
1295
`define OR1200_UPR_PMP                  1'b1
1296
`else
1297
`define OR1200_UPR_PMP                  1'b0
1298
`endif
1299
`ifdef OR1200_DU_IMPLEMENTED
1300
`define OR1200_UPR_PICP                 1'b1
1301
`else
1302
`define OR1200_UPR_PICP                 1'b0
1303
`endif
1304
`ifdef OR1200_DU_IMPLEMENTED
1305
`define OR1200_UPR_TTP                  1'b1
1306
`else
1307
`define OR1200_UPR_TTP                  1'b0
1308
`endif
1309
`define OR1200_UPR_RES1                 13'h0000
1310
`define OR1200_UPR_CUP                  8'h00
1311
 
1312
// CPUCFGR fields
1313
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1314
`define OR1200_CPUCFGR_HGF_BITS 4
1315
`define OR1200_CPUCFGR_OB32S_BITS       5
1316
`define OR1200_CPUCFGR_OB64S_BITS       6
1317
`define OR1200_CPUCFGR_OF32S_BITS       7
1318
`define OR1200_CPUCFGR_OF64S_BITS       8
1319
`define OR1200_CPUCFGR_OV64S_BITS       9
1320
`define OR1200_CPUCFGR_RES1_BITS        31:10
1321
 
1322
// CPUCFGR values
1323
`define OR1200_CPUCFGR_NSGF             4'h0
1324
`define OR1200_CPUCFGR_HGF              1'b0
1325
`define OR1200_CPUCFGR_OB32S            1'b1
1326
`define OR1200_CPUCFGR_OB64S            1'b0
1327
`define OR1200_CPUCFGR_OF32S            1'b0
1328
`define OR1200_CPUCFGR_OF64S            1'b0
1329
`define OR1200_CPUCFGR_OV64S            1'b0
1330
`define OR1200_CPUCFGR_RES1             22'h000000
1331
 
1332
// DMMUCFGR fields
1333
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1334
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1335
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1336
`define OR1200_DMMUCFGR_CRI_BITS        8
1337
`define OR1200_DMMUCFGR_PRI_BITS        9
1338
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1339
`define OR1200_DMMUCFGR_HTR_BITS        11
1340
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1341
 
1342
// DMMUCFGR values
1343
`ifdef OR1200_NO_DMMU
1344
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1345
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1346
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1347
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1348
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1349
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1350
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1351
`define OR1200_DMMUCFGR_RES1            20'h00000
1352
`else
1353
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1354
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1355
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1356
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1357
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1358
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1359
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1360
`define OR1200_DMMUCFGR_RES1            20'h00000
1361
`endif
1362
 
1363
// IMMUCFGR fields
1364
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1365
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1366
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1367
`define OR1200_IMMUCFGR_CRI_BITS        8
1368
`define OR1200_IMMUCFGR_PRI_BITS        9
1369
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1370
`define OR1200_IMMUCFGR_HTR_BITS        11
1371
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1372
 
1373
// IMMUCFGR values
1374
`ifdef OR1200_NO_IMMU
1375
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1376
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1377
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1378
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1379
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1380
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1381
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1382
`define OR1200_IMMUCFGR_RES1            20'h00000
1383
`else
1384
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1385
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1386
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1387
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1388
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1389
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1390
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1391
`define OR1200_IMMUCFGR_RES1            20'h00000
1392
`endif
1393
 
1394
// DCCFGR fields
1395
`define OR1200_DCCFGR_NCW_BITS          2:0
1396
`define OR1200_DCCFGR_NCS_BITS          6:3
1397
`define OR1200_DCCFGR_CBS_BITS          7
1398
`define OR1200_DCCFGR_CWS_BITS          8
1399
`define OR1200_DCCFGR_CCRI_BITS         9
1400
`define OR1200_DCCFGR_CBIRI_BITS        10
1401
`define OR1200_DCCFGR_CBPRI_BITS        11
1402
`define OR1200_DCCFGR_CBLRI_BITS        12
1403
`define OR1200_DCCFGR_CBFRI_BITS        13
1404
`define OR1200_DCCFGR_CBWBRI_BITS       14
1405
`define OR1200_DCCFGR_RES1_BITS 31:15
1406
 
1407
// DCCFGR values
1408
`ifdef OR1200_NO_DC
1409
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1410
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1411
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1412
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1413
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1414
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1415
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1416
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1417
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1418
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1419
`define OR1200_DCCFGR_RES1              17'h00000
1420
`else
1421
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1422
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1423
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1424
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1425
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1426
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1427
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1428
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1429
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1430
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1431
`define OR1200_DCCFGR_RES1              17'h00000
1432
`endif
1433
 
1434
// ICCFGR fields
1435
`define OR1200_ICCFGR_NCW_BITS          2:0
1436
`define OR1200_ICCFGR_NCS_BITS          6:3
1437
`define OR1200_ICCFGR_CBS_BITS          7
1438
`define OR1200_ICCFGR_CWS_BITS          8
1439
`define OR1200_ICCFGR_CCRI_BITS         9
1440
`define OR1200_ICCFGR_CBIRI_BITS        10
1441
`define OR1200_ICCFGR_CBPRI_BITS        11
1442
`define OR1200_ICCFGR_CBLRI_BITS        12
1443
`define OR1200_ICCFGR_CBFRI_BITS        13
1444
`define OR1200_ICCFGR_CBWBRI_BITS       14
1445
`define OR1200_ICCFGR_RES1_BITS 31:15
1446
 
1447
// ICCFGR values
1448
`ifdef OR1200_NO_IC
1449
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1450
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1451
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1452
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1453
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1454
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1455
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1456
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1457
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1458
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1459
`define OR1200_ICCFGR_RES1              17'h00000
1460
`else
1461
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1462
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1463
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1464
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1465
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1466
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1467
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1468
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1469
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1470
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1471
`define OR1200_ICCFGR_RES1              17'h00000
1472
`endif
1473
 
1474
// DCFGR fields
1475
`define OR1200_DCFGR_NDP_BITS           2:0
1476
`define OR1200_DCFGR_WPCI_BITS          3
1477
`define OR1200_DCFGR_RES1_BITS          31:4
1478
 
1479
// DCFGR values
1480
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1481
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1482
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.