OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_15/] [or1200/] [rtl/] [verilog/] [or1200_dc_ram.v] - Blame information for rev 1186

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1063 lampret
 
2 504 lampret
//////////////////////////////////////////////////////////////////////
3
////                                                              ////
4
////  OR1200's DC RAMs                                            ////
5
////                                                              ////
6
////  This file is part of the OpenRISC 1200 project              ////
7
////  http://www.opencores.org/cores/or1k/                        ////
8
////                                                              ////
9
////  Description                                                 ////
10
////  Instatiation of DC RAM blocks.                              ////
11
////                                                              ////
12
////  To Do:                                                      ////
13
////   - make it smaller and faster                               ////
14
////                                                              ////
15
////  Author(s):                                                  ////
16
////      - Damjan Lampret, lampret@opencores.org                 ////
17
////                                                              ////
18
//////////////////////////////////////////////////////////////////////
19
////                                                              ////
20
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
21
////                                                              ////
22
//// This source file may be used and distributed without         ////
23
//// restriction provided that this copyright statement is not    ////
24
//// removed from the file and that any derivative work contains  ////
25
//// the original copyright notice and the associated disclaimer. ////
26
////                                                              ////
27
//// This source file is free software; you can redistribute it   ////
28
//// and/or modify it under the terms of the GNU Lesser General   ////
29
//// Public License as published by the Free Software Foundation; ////
30
//// either version 2.1 of the License, or (at your option) any   ////
31
//// later version.                                               ////
32
////                                                              ////
33
//// This source is distributed in the hope that it will be       ////
34
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
35
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
36
//// PURPOSE.  See the GNU Lesser General Public License for more ////
37
//// details.                                                     ////
38
////                                                              ////
39
//// You should have received a copy of the GNU Lesser General    ////
40
//// Public License along with this source; if not, download it   ////
41
//// from http://www.opencores.org/lgpl.shtml                     ////
42
////                                                              ////
43
//////////////////////////////////////////////////////////////////////
44
//
45
// CVS Revision History
46
//
47
// $Log: not supported by cvs2svn $
48 1186 simons
// Revision 1.2  2002/10/17 20:04:40  lampret
49
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
50
//
51 1063 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
52
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
53
//
54 504 lampret
// Revision 1.8  2001/10/21 17:57:16  lampret
55
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
56
//
57
// Revision 1.7  2001/10/14 13:12:09  lampret
58
// MP3 version.
59
//
60
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
61
// no message
62
//
63
// Revision 1.2  2001/08/09 13:39:33  lampret
64
// Major clean-up.
65
//
66
// Revision 1.1  2001/07/20 00:46:03  lampret
67
// Development version of RTL. Libraries are missing.
68
//
69
//
70
 
71
// synopsys translate_off
72
`include "timescale.v"
73
// synopsys translate_on
74
`include "or1200_defines.v"
75
 
76
module or1200_dc_ram(
77
        // Reset and clock
78
        clk, rst,
79
 
80 1063 lampret
`ifdef OR1200_BIST
81
        // RAM BIST
82
        scanb_rst, scanb_si, scanb_so, scanb_en, scanb_clk,
83
`endif
84
 
85 504 lampret
        // Internal i/f
86
        addr, en, we, datain, dataout
87
);
88
 
89
parameter dw = `OR1200_OPERAND_WIDTH;
90
parameter aw = `OR1200_DCINDX;
91
 
92
//
93
// I/O
94
//
95
input                           clk;
96
input                           rst;
97
input   [aw-1:0]         addr;
98
input                           en;
99
input   [3:0]                    we;
100
input   [dw-1:0]         datain;
101
output  [dw-1:0]         dataout;
102
 
103 1063 lampret
`ifdef OR1200_BIST
104
//
105
// RAM BIST
106
//
107
input                           scanb_rst,
108
                                scanb_si,
109
                                scanb_en,
110
                                scanb_clk;
111
output                          scanb_so;
112
`endif
113
 
114 504 lampret
`ifdef OR1200_NO_DC
115
 
116
//
117
// Data cache not implemented
118
//
119
assign dataout = {dw{1'b0}};
120 1063 lampret
`ifdef OR1200_BIST
121
assign scanb_so = scanb_si;
122
`endif
123 504 lampret
 
124
`else
125
 
126
//
127 1186 simons
// Instantiation of RAM block
128 1063 lampret
//
129 504 lampret
`ifdef OR1200_DC_1W_4KB
130 1186 simons
or1200_spram_1024x32_bw dc_ram(
131 504 lampret
`endif
132
`ifdef OR1200_DC_1W_8KB
133 1186 simons
or1200_spram_2048x32_bw dc_ram(
134 504 lampret
`endif
135 1063 lampret
`ifdef OR1200_BIST
136
        // RAM BIST
137
        .scanb_rst(scanb_rst),
138 1186 simons
        .scanb_si(scanb_si),
139
        .scanb_so(scanb_so),
140 1063 lampret
        .scanb_en(scanb_en),
141
        .scanb_clk(scanb_clk),
142
`endif
143 504 lampret
        .clk(clk),
144
        .rst(rst),
145
        .ce(en),
146 1186 simons
        .we(we),
147 504 lampret
        .oe(1'b1),
148
        .addr(addr),
149 1186 simons
        .di(datain),
150
        .do(dataout)
151 504 lampret
);
152
`endif
153
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.