OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_20/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1214

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1214 simons
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
48
// Fixed instantiation name.
49
//
50 1209 lampret
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
51
// Added three missing wire declarations. No functional changes.
52
//
53 1175 lampret
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
54
// Added embedded memory QMEM.
55
//
56 1171 lampret
// Revision 1.10  2002/12/08 08:57:56  lampret
57
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
58
//
59 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
60
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
61
//
62 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
63
// Added store buffer.
64
//
65 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
66
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
67
//
68 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
69
// Some of the warnings fixed.
70
//
71 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
72
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
73
//
74 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
75
// Fixed combinational loops.
76
//
77 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
78
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
79
//
80 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
81
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
82
//
83 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
84
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
85
//
86 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
87
// Changed DSR/DRR behavior and exception detection.
88
//
89
// Revision 1.12  2001/11/20 00:57:22  lampret
90
// Fixed width of du_except.
91
//
92
// Revision 1.11  2001/11/18 08:36:28  lampret
93
// For GDB changed single stepping and disabled trap exception.
94
//
95
// Revision 1.10  2001/10/21 17:57:16  lampret
96
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
97
//
98
// Revision 1.9  2001/10/14 13:12:10  lampret
99
// MP3 version.
100
//
101
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
102
// no message
103
//
104
// Revision 1.4  2001/08/13 03:36:20  lampret
105
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
106
//
107
// Revision 1.3  2001/08/09 13:39:33  lampret
108
// Major clean-up.
109
//
110
// Revision 1.2  2001/07/22 03:31:54  lampret
111
// Fixed RAM's oen bug. Cache bypass under development.
112
//
113
// Revision 1.1  2001/07/20 00:46:21  lampret
114
// Development version of RTL. Libraries are missing.
115
//
116
//
117
 
118
// synopsys translate_off
119
`include "timescale.v"
120
// synopsys translate_on
121
`include "or1200_defines.v"
122
 
123
module or1200_top(
124
        // System
125
        clk_i, rst_i, pic_ints_i, clmode_i,
126
 
127
        // Instruction WISHBONE INTERFACE
128
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
129 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
130
`ifdef OR1200_WB_CAB
131
        iwb_cab_o,
132
`endif
133
`ifdef OR1200_WB_B3
134
        iwb_cti_o, iwb_bte_o,
135
`endif
136 504 lampret
        // Data WISHBONE INTERFACE
137
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
138 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
139
`ifdef OR1200_WB_CAB
140
        dwb_cab_o,
141
`endif
142
`ifdef OR1200_WB_B3
143
        dwb_cti_o, dwb_bte_o,
144
`endif
145 504 lampret
 
146
        // External Debug Interface
147
        dbg_stall_i, dbg_dat_i, dbg_adr_i, dbg_op_i, dbg_ewt_i,
148
        dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o, dbg_dat_o,
149
 
150 1063 lampret
`ifdef OR1200_BIST
151
        // RAM BIST
152 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
153 1063 lampret
`endif
154 504 lampret
        // Power Management
155
        pm_cpustall_i,
156
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
157
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
158
 
159
);
160
 
161
parameter dw = `OR1200_OPERAND_WIDTH;
162
parameter aw = `OR1200_OPERAND_WIDTH;
163
parameter ppic_ints = `OR1200_PIC_INTS;
164
 
165
//
166
// I/O
167
//
168
 
169
//
170
// System
171
//
172
input                   clk_i;
173
input                   rst_i;
174
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
175
input   [ppic_ints-1:0]  pic_ints_i;
176
 
177
//
178
// Instruction WISHBONE interface
179
//
180
input                   iwb_clk_i;      // clock input
181
input                   iwb_rst_i;      // reset input
182
input                   iwb_ack_i;      // normal termination
183
input                   iwb_err_i;      // termination w/ error
184
input                   iwb_rty_i;      // termination w/ retry
185
input   [dw-1:0] iwb_dat_i;      // input data bus
186
output                  iwb_cyc_o;      // cycle valid output
187
output  [aw-1:0] iwb_adr_o;      // address bus outputs
188
output                  iwb_stb_o;      // strobe output
189
output                  iwb_we_o;       // indicates write transfer
190
output  [3:0]            iwb_sel_o;      // byte select outputs
191 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
192
`ifdef OR1200_WB_CAB
193 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
194 1104 lampret
`endif
195
`ifdef OR1200_WB_B3
196
output  [2:0]            iwb_cti_o;      // cycle type identifier
197
output  [1:0]            iwb_bte_o;      // burst type extension
198
`endif
199 504 lampret
 
200
//
201
// Data WISHBONE interface
202
//
203
input                   dwb_clk_i;      // clock input
204
input                   dwb_rst_i;      // reset input
205
input                   dwb_ack_i;      // normal termination
206
input                   dwb_err_i;      // termination w/ error
207
input                   dwb_rty_i;      // termination w/ retry
208
input   [dw-1:0] dwb_dat_i;      // input data bus
209
output                  dwb_cyc_o;      // cycle valid output
210
output  [aw-1:0] dwb_adr_o;      // address bus outputs
211
output                  dwb_stb_o;      // strobe output
212
output                  dwb_we_o;       // indicates write transfer
213
output  [3:0]            dwb_sel_o;      // byte select outputs
214 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
215
`ifdef OR1200_WB_CAB
216 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
217 1104 lampret
`endif
218
`ifdef OR1200_WB_B3
219
output  [2:0]            dwb_cti_o;      // cycle type identifier
220
output  [1:0]            dwb_bte_o;      // burst type extension
221
`endif
222 504 lampret
 
223
//
224
// External Debug Interface
225
//
226
input                   dbg_stall_i;    // External Stall Input
227
input   [dw-1:0] dbg_dat_i;      // External Data Input
228
input   [aw-1:0] dbg_adr_i;      // External Address Input
229
input   [2:0]            dbg_op_i;       // External Operation Select Input
230
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
231
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
232
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
233
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
234
output                  dbg_bp_o;       // Breakpoint Output
235
output  [dw-1:0] dbg_dat_o;      // External Data Output
236
 
237 1063 lampret
`ifdef OR1200_BIST
238 504 lampret
//
239 1063 lampret
// RAM BIST
240
//
241 1214 simons
input mbist_si_i;
242
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
243
output mbist_so_o;
244 1063 lampret
`endif
245
 
246
//
247 504 lampret
// Power Management
248
//
249
input                   pm_cpustall_i;
250
output  [3:0]            pm_clksd_o;
251
output                  pm_dc_gate_o;
252
output                  pm_ic_gate_o;
253
output                  pm_dmmu_gate_o;
254
output                  pm_immu_gate_o;
255
output                  pm_tt_gate_o;
256
output                  pm_cpu_gate_o;
257
output                  pm_wakeup_o;
258
output                  pm_lvolt_o;
259
 
260
 
261
//
262
// Internal wires and regs
263
//
264
 
265
//
266 977 lampret
// DC to SB
267 504 lampret
//
268 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
269
wire    [aw-1:0] dcsb_adr_dc;
270
wire                    dcsb_cyc_dc;
271
wire                    dcsb_stb_dc;
272
wire                    dcsb_we_dc;
273
wire    [3:0]            dcsb_sel_dc;
274
wire                    dcsb_cab_dc;
275
wire    [dw-1:0] dcsb_dat_sb;
276
wire                    dcsb_ack_sb;
277
wire                    dcsb_err_sb;
278 504 lampret
 
279
//
280 977 lampret
// SB to BIU
281
//
282
wire    [dw-1:0] sbbiu_dat_sb;
283
wire    [aw-1:0] sbbiu_adr_sb;
284
wire                    sbbiu_cyc_sb;
285
wire                    sbbiu_stb_sb;
286
wire                    sbbiu_we_sb;
287
wire    [3:0]            sbbiu_sel_sb;
288
wire                    sbbiu_cab_sb;
289
wire    [dw-1:0] sbbiu_dat_biu;
290
wire                    sbbiu_ack_biu;
291
wire                    sbbiu_err_biu;
292
 
293
//
294 504 lampret
// IC to BIU
295
//
296
wire    [dw-1:0] icbiu_dat_ic;
297
wire    [aw-1:0] icbiu_adr_ic;
298
wire                    icbiu_cyc_ic;
299
wire                    icbiu_stb_ic;
300
wire                    icbiu_we_ic;
301
wire    [3:0]            icbiu_sel_ic;
302
wire    [3:0]            icbiu_tag_ic;
303 1175 lampret
wire                    icbiu_cab_ic;
304 504 lampret
wire    [dw-1:0] icbiu_dat_biu;
305
wire                    icbiu_ack_biu;
306
wire                    icbiu_err_biu;
307
wire    [3:0]            icbiu_tag_biu;
308
 
309
//
310
// CPU's SPR access to various RISC units (shared wires)
311
//
312
wire                    supv;
313
wire    [aw-1:0] spr_addr;
314
wire    [dw-1:0] spr_dat_cpu;
315
wire    [31:0]           spr_cs;
316
wire                    spr_we;
317
 
318
//
319
// DMMU and CPU
320
//
321
wire                    dmmu_en;
322
wire    [31:0]           spr_dat_dmmu;
323
 
324
//
325 1171 lampret
// DMMU and QMEM
326 504 lampret
//
327 1171 lampret
wire                    qmemdmmu_err_qmem;
328
wire    [3:0]            qmemdmmu_tag_qmem;
329
wire    [aw-1:0] qmemdmmu_adr_dmmu;
330
wire                    qmemdmmu_cycstb_dmmu;
331
wire                    qmemdmmu_ci_dmmu;
332 504 lampret
 
333
//
334
// CPU and data memory subsystem
335
//
336
wire                    dc_en;
337
wire    [31:0]           dcpu_adr_cpu;
338 1175 lampret
wire                    dcpu_cycstb_cpu;
339 504 lampret
wire                    dcpu_we_cpu;
340
wire    [3:0]            dcpu_sel_cpu;
341
wire    [3:0]            dcpu_tag_cpu;
342
wire    [31:0]           dcpu_dat_cpu;
343 1171 lampret
wire    [31:0]           dcpu_dat_qmem;
344
wire                    dcpu_ack_qmem;
345
wire                    dcpu_rty_qmem;
346 504 lampret
wire                    dcpu_err_dmmu;
347
wire    [3:0]            dcpu_tag_dmmu;
348
 
349
//
350
// IMMU and CPU
351
//
352
wire                    immu_en;
353
wire    [31:0]           spr_dat_immu;
354
 
355
//
356
// CPU and insn memory subsystem
357
//
358
wire                    ic_en;
359
wire    [31:0]           icpu_adr_cpu;
360 660 lampret
wire                    icpu_cycstb_cpu;
361 504 lampret
wire    [3:0]            icpu_sel_cpu;
362
wire    [3:0]            icpu_tag_cpu;
363 1171 lampret
wire    [31:0]           icpu_dat_qmem;
364
wire                    icpu_ack_qmem;
365 504 lampret
wire    [31:0]           icpu_adr_immu;
366
wire                    icpu_err_immu;
367
wire    [3:0]            icpu_tag_immu;
368 1175 lampret
wire                    icpu_rty_immu;
369 504 lampret
 
370
//
371 1171 lampret
// IMMU and QMEM
372 504 lampret
//
373 1171 lampret
wire    [aw-1:0] qmemimmu_adr_immu;
374
wire                    qmemimmu_rty_qmem;
375
wire                    qmemimmu_err_qmem;
376
wire    [3:0]            qmemimmu_tag_qmem;
377
wire                    qmemimmu_cycstb_immu;
378
wire                    qmemimmu_ci_immu;
379 504 lampret
 
380
//
381 1171 lampret
// QMEM and IC
382
//
383
wire    [aw-1:0] icqmem_adr_qmem;
384
wire                    icqmem_rty_ic;
385
wire                    icqmem_err_ic;
386
wire    [3:0]            icqmem_tag_ic;
387
wire                    icqmem_cycstb_qmem;
388
wire                    icqmem_ci_qmem;
389
wire    [31:0]           icqmem_dat_ic;
390
wire                    icqmem_ack_ic;
391
 
392
//
393
// QMEM and DC
394
//
395
wire    [aw-1:0] dcqmem_adr_qmem;
396
wire                    dcqmem_rty_dc;
397
wire                    dcqmem_err_dc;
398
wire    [3:0]            dcqmem_tag_dc;
399
wire                    dcqmem_cycstb_qmem;
400
wire                    dcqmem_ci_qmem;
401
wire    [31:0]           dcqmem_dat_dc;
402
wire    [31:0]           dcqmem_dat_qmem;
403
wire                    dcqmem_we_qmem;
404
wire    [3:0]            dcqmem_sel_qmem;
405
wire                    dcqmem_ack_dc;
406
 
407
//
408 504 lampret
// Connection between CPU and PIC
409
//
410
wire    [dw-1:0] spr_dat_pic;
411
wire                    pic_wakeup;
412 589 lampret
wire                    sig_int;
413 504 lampret
 
414
//
415
// Connection between CPU and PM
416
//
417
wire    [dw-1:0] spr_dat_pm;
418
 
419
//
420
// CPU and TT
421
//
422
wire    [dw-1:0] spr_dat_tt;
423 589 lampret
wire                    sig_tick;
424 504 lampret
 
425
//
426
// Debug port and caches/MMUs
427
//
428
wire    [dw-1:0] spr_dat_du;
429
wire                    du_stall;
430
wire    [dw-1:0] du_addr;
431
wire    [dw-1:0] du_dat_du;
432
wire                    du_read;
433
wire                    du_write;
434
wire    [12:0]           du_except;
435
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
436 636 lampret
wire    [dw-1:0] du_dat_cpu;
437 504 lampret
 
438
wire                    ex_freeze;
439
wire    [31:0]           ex_insn;
440
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
441 895 lampret
wire    [31:0]           spr_dat_npc;
442
wire    [31:0]           rf_dataw;
443 504 lampret
 
444 1063 lampret
`ifdef OR1200_BIST
445
//
446
// RAM BIST
447
//
448 1214 simons
wire                    mbist_immu_so;
449
wire                    mbist_ic_so;
450
wire                    mbist_dmmu_so;
451
wire                    mbist_dc_so;
452
wire      mbist_qmem_so;
453
wire                    mbist_immu_si = mbist_si_i;
454
wire                    mbist_ic_si = mbist_immu_so;
455
wire                    mbist_qmem_si = mbist_ic_so;
456
wire                    mbist_dmmu_si = mbist_qmem_so;
457
wire                    mbist_dc_si = mbist_dmmu_so;
458
assign                  mbist_so_o = mbist_dc_so;
459 1063 lampret
`endif
460 895 lampret
 
461 1214 simons
wire  [3:0] icqmem_sel_qmem;
462
wire  [3:0] icqmem_tag_qmem;
463
wire  [3:0] dcqmem_tag_qmem;
464 1063 lampret
 
465 504 lampret
//
466
// Instantiation of Instruction WISHBONE BIU
467
//
468 1209 lampret
or1200_iwb_biu iwb_biu(
469 504 lampret
        // RISC clk, rst and clock control
470
        .clk(clk_i),
471
        .rst(rst_i),
472
        .clmode(clmode_i),
473
 
474
        // WISHBONE interface
475
        .wb_clk_i(iwb_clk_i),
476
        .wb_rst_i(iwb_rst_i),
477
        .wb_ack_i(iwb_ack_i),
478
        .wb_err_i(iwb_err_i),
479
        .wb_rty_i(iwb_rty_i),
480
        .wb_dat_i(iwb_dat_i),
481
        .wb_cyc_o(iwb_cyc_o),
482
        .wb_adr_o(iwb_adr_o),
483
        .wb_stb_o(iwb_stb_o),
484
        .wb_we_o(iwb_we_o),
485
        .wb_sel_o(iwb_sel_o),
486 1104 lampret
        .wb_dat_o(iwb_dat_o),
487
`ifdef OR1200_WB_CAB
488 504 lampret
        .wb_cab_o(iwb_cab_o),
489 1104 lampret
`endif
490
`ifdef OR1200_WB_B3
491
        .wb_cti_o(iwb_cti_o),
492
        .wb_bte_o(iwb_bte_o),
493
`endif
494 504 lampret
 
495
        // Internal RISC bus
496
        .biu_dat_i(icbiu_dat_ic),
497
        .biu_adr_i(icbiu_adr_ic),
498
        .biu_cyc_i(icbiu_cyc_ic),
499
        .biu_stb_i(icbiu_stb_ic),
500
        .biu_we_i(icbiu_we_ic),
501
        .biu_sel_i(icbiu_sel_ic),
502
        .biu_cab_i(icbiu_cab_ic),
503
        .biu_dat_o(icbiu_dat_biu),
504
        .biu_ack_o(icbiu_ack_biu),
505
        .biu_err_o(icbiu_err_biu)
506
);
507
 
508
//
509
// Instantiation of Data WISHBONE BIU
510
//
511
or1200_wb_biu dwb_biu(
512
        // RISC clk, rst and clock control
513
        .clk(clk_i),
514
        .rst(rst_i),
515
        .clmode(clmode_i),
516
 
517
        // WISHBONE interface
518
        .wb_clk_i(dwb_clk_i),
519
        .wb_rst_i(dwb_rst_i),
520
        .wb_ack_i(dwb_ack_i),
521
        .wb_err_i(dwb_err_i),
522
        .wb_rty_i(dwb_rty_i),
523
        .wb_dat_i(dwb_dat_i),
524
        .wb_cyc_o(dwb_cyc_o),
525
        .wb_adr_o(dwb_adr_o),
526
        .wb_stb_o(dwb_stb_o),
527
        .wb_we_o(dwb_we_o),
528
        .wb_sel_o(dwb_sel_o),
529 1104 lampret
        .wb_dat_o(dwb_dat_o),
530
`ifdef OR1200_WB_CAB
531 504 lampret
        .wb_cab_o(dwb_cab_o),
532 1104 lampret
`endif
533
`ifdef OR1200_WB_B3
534
        .wb_cti_o(dwb_cti_o),
535
        .wb_bte_o(dwb_bte_o),
536
`endif
537 504 lampret
 
538
        // Internal RISC bus
539 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
540
        .biu_adr_i(sbbiu_adr_sb),
541
        .biu_cyc_i(sbbiu_cyc_sb),
542
        .biu_stb_i(sbbiu_stb_sb),
543
        .biu_we_i(sbbiu_we_sb),
544
        .biu_sel_i(sbbiu_sel_sb),
545
        .biu_cab_i(sbbiu_cab_sb),
546
        .biu_dat_o(sbbiu_dat_biu),
547
        .biu_ack_o(sbbiu_ack_biu),
548
        .biu_err_o(sbbiu_err_biu)
549 504 lampret
);
550
 
551
//
552
// Instantiation of IMMU
553
//
554
or1200_immu_top or1200_immu_top(
555
        // Rst and clk
556
        .clk(clk_i),
557
        .rst(rst_i),
558
 
559 1063 lampret
`ifdef OR1200_BIST
560
        // RAM BIST
561 1214 simons
        .mbist_si_i(mbist_immu_si),
562
        .mbist_so_o(mbist_immu_so),
563
        .mbist_ctrl_i(mbist_ctrl_i),
564 1063 lampret
`endif
565
 
566 1171 lampret
        // CPU and IMMU
567 504 lampret
        .ic_en(ic_en),
568
        .immu_en(immu_en),
569
        .supv(supv),
570
        .icpu_adr_i(icpu_adr_cpu),
571 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
572 504 lampret
        .icpu_adr_o(icpu_adr_immu),
573
        .icpu_tag_o(icpu_tag_immu),
574 617 lampret
        .icpu_rty_o(icpu_rty_immu),
575 504 lampret
        .icpu_err_o(icpu_err_immu),
576
 
577
        // SPR access
578
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
579
        .spr_write(spr_we),
580
        .spr_addr(spr_addr),
581
        .spr_dat_i(spr_dat_cpu),
582
        .spr_dat_o(spr_dat_immu),
583
 
584 1171 lampret
        // QMEM and IMMU
585
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
586
        .qmemimmu_err_i(qmemimmu_err_qmem),
587
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
588
        .qmemimmu_adr_o(qmemimmu_adr_immu),
589
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
590
        .qmemimmu_ci_o(qmemimmu_ci_immu)
591 504 lampret
);
592
 
593
//
594
// Instantiation of Instruction Cache
595
//
596
or1200_ic_top or1200_ic_top(
597
        .clk(clk_i),
598
        .rst(rst_i),
599
 
600 1063 lampret
`ifdef OR1200_BIST
601
        // RAM BIST
602 1214 simons
        .mbist_si_i(mbist_ic_si),
603
        .mbist_so_o(mbist_ic_so),
604
        .mbist_ctrl_i(mbist_ctrl_i),
605 1063 lampret
`endif
606
 
607 1171 lampret
        // IC and QMEM
608 504 lampret
        .ic_en(ic_en),
609 1171 lampret
        .icqmem_adr_i(icqmem_adr_qmem),
610
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
611
        .icqmem_ci_i(icqmem_ci_qmem),
612
        .icqmem_sel_i(icqmem_sel_qmem),
613
        .icqmem_tag_i(icqmem_tag_qmem),
614
        .icqmem_dat_o(icqmem_dat_ic),
615
        .icqmem_ack_o(icqmem_ack_ic),
616
        .icqmem_rty_o(icqmem_rty_ic),
617
        .icqmem_err_o(icqmem_err_ic),
618
        .icqmem_tag_o(icqmem_tag_ic),
619 504 lampret
 
620
        // SPR access
621
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
622
        .spr_write(spr_we),
623
        .spr_dat_i(spr_dat_cpu),
624
 
625
        // IC and BIU
626
        .icbiu_dat_o(icbiu_dat_ic),
627
        .icbiu_adr_o(icbiu_adr_ic),
628
        .icbiu_cyc_o(icbiu_cyc_ic),
629
        .icbiu_stb_o(icbiu_stb_ic),
630
        .icbiu_we_o(icbiu_we_ic),
631
        .icbiu_sel_o(icbiu_sel_ic),
632
        .icbiu_cab_o(icbiu_cab_ic),
633
        .icbiu_dat_i(icbiu_dat_biu),
634
        .icbiu_ack_i(icbiu_ack_biu),
635
        .icbiu_err_i(icbiu_err_biu)
636
);
637
 
638
//
639
// Instantiation of Instruction Cache
640
//
641
or1200_cpu or1200_cpu(
642
        .clk(clk_i),
643
        .rst(rst_i),
644
 
645 1171 lampret
        // Connection QMEM and IFETCHER inside CPU
646 504 lampret
        .ic_en(ic_en),
647
        .icpu_adr_o(icpu_adr_cpu),
648 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
649 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
650
        .icpu_tag_o(icpu_tag_cpu),
651 1171 lampret
        .icpu_dat_i(icpu_dat_qmem),
652
        .icpu_ack_i(icpu_ack_qmem),
653 617 lampret
        .icpu_rty_i(icpu_rty_immu),
654 504 lampret
        .icpu_adr_i(icpu_adr_immu),
655
        .icpu_err_i(icpu_err_immu),
656
        .icpu_tag_i(icpu_tag_immu),
657
 
658
        // Connection CPU to external Debug port
659
        .ex_freeze(ex_freeze),
660
        .ex_insn(ex_insn),
661
        .branch_op(branch_op),
662
        .du_stall(du_stall),
663
        .du_addr(du_addr),
664
        .du_dat_du(du_dat_du),
665
        .du_read(du_read),
666
        .du_write(du_write),
667
        .du_dsr(du_dsr),
668
        .du_except(du_except),
669 636 lampret
        .du_dat_cpu(du_dat_cpu),
670 895 lampret
        .rf_dataw(rf_dataw),
671 504 lampret
 
672 895 lampret
 
673 504 lampret
        // Connection IMMU and CPU internally
674
        .immu_en(immu_en),
675
 
676 1171 lampret
        // Connection QMEM and CPU
677 504 lampret
        .dc_en(dc_en),
678
        .dcpu_adr_o(dcpu_adr_cpu),
679 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
680 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
681
        .dcpu_sel_o(dcpu_sel_cpu),
682
        .dcpu_tag_o(dcpu_tag_cpu),
683
        .dcpu_dat_o(dcpu_dat_cpu),
684 1171 lampret
        .dcpu_dat_i(dcpu_dat_qmem),
685
        .dcpu_ack_i(dcpu_ack_qmem),
686
        .dcpu_rty_i(dcpu_rty_qmem),
687 504 lampret
        .dcpu_err_i(dcpu_err_dmmu),
688
        .dcpu_tag_i(dcpu_tag_dmmu),
689
 
690
        // Connection DMMU and CPU internally
691
        .dmmu_en(dmmu_en),
692
 
693
        // Connection PIC and CPU's EXCEPT
694 589 lampret
        .sig_int(sig_int),
695
        .sig_tick(sig_tick),
696 504 lampret
 
697
        // SPRs
698
        .supv(supv),
699
        .spr_addr(spr_addr),
700 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
701 504 lampret
        .spr_dat_pic(spr_dat_pic),
702
        .spr_dat_tt(spr_dat_tt),
703
        .spr_dat_pm(spr_dat_pm),
704
        .spr_dat_dmmu(spr_dat_dmmu),
705
        .spr_dat_immu(spr_dat_immu),
706
        .spr_dat_du(spr_dat_du),
707 895 lampret
        .spr_dat_npc(spr_dat_npc),
708 504 lampret
        .spr_cs(spr_cs),
709
        .spr_we(spr_we)
710
);
711
 
712
//
713
// Instantiation of DMMU
714
//
715
or1200_dmmu_top or1200_dmmu_top(
716
        // Rst and clk
717
        .clk(clk_i),
718
        .rst(rst_i),
719
 
720 1063 lampret
`ifdef OR1200_BIST
721
        // RAM BIST
722 1214 simons
        .mbist_si_i(mbist_dmmu_si),
723
        .mbist_so_o(mbist_dmmu_so),
724
        .mbist_ctrl_i(mbist_ctrl_i),
725 1063 lampret
`endif
726
 
727 504 lampret
        // CPU i/f
728
        .dc_en(dc_en),
729
        .dmmu_en(dmmu_en),
730
        .supv(supv),
731
        .dcpu_adr_i(dcpu_adr_cpu),
732 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
733 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
734
        .dcpu_tag_o(dcpu_tag_dmmu),
735
        .dcpu_err_o(dcpu_err_dmmu),
736
 
737
        // SPR access
738
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
739
        .spr_write(spr_we),
740
        .spr_addr(spr_addr),
741
        .spr_dat_i(spr_dat_cpu),
742
        .spr_dat_o(spr_dat_dmmu),
743
 
744 1171 lampret
        // QMEM and DMMU
745
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
746
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
747
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
748
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
749
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
750 504 lampret
);
751
 
752
//
753
// Instantiation of Data Cache
754
//
755
or1200_dc_top or1200_dc_top(
756
        .clk(clk_i),
757
        .rst(rst_i),
758
 
759 1063 lampret
`ifdef OR1200_BIST
760
        // RAM BIST
761 1214 simons
        .mbist_si_i(mbist_dc_si),
762
        .mbist_so_o(mbist_dc_so),
763
        .mbist_ctrl_i(mbist_ctrl_i),
764 1063 lampret
`endif
765
 
766 1171 lampret
        // DC and QMEM
767 504 lampret
        .dc_en(dc_en),
768 1171 lampret
        .dcqmem_adr_i(dcqmem_adr_qmem),
769
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
770
        .dcqmem_ci_i(dcqmem_ci_qmem),
771
        .dcqmem_we_i(dcqmem_we_qmem),
772
        .dcqmem_sel_i(dcqmem_sel_qmem),
773
        .dcqmem_tag_i(dcqmem_tag_qmem),
774
        .dcqmem_dat_i(dcqmem_dat_qmem),
775
        .dcqmem_dat_o(dcqmem_dat_dc),
776
        .dcqmem_ack_o(dcqmem_ack_dc),
777
        .dcqmem_rty_o(dcqmem_rty_dc),
778
        .dcqmem_err_o(dcqmem_err_dc),
779
        .dcqmem_tag_o(dcqmem_tag_dc),
780 504 lampret
 
781
        // SPR access
782
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
783
        .spr_write(spr_we),
784
        .spr_dat_i(spr_dat_cpu),
785
 
786
        // DC and BIU
787 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
788
        .dcsb_adr_o(dcsb_adr_dc),
789
        .dcsb_cyc_o(dcsb_cyc_dc),
790
        .dcsb_stb_o(dcsb_stb_dc),
791
        .dcsb_we_o(dcsb_we_dc),
792
        .dcsb_sel_o(dcsb_sel_dc),
793
        .dcsb_cab_o(dcsb_cab_dc),
794
        .dcsb_dat_i(dcsb_dat_sb),
795
        .dcsb_ack_i(dcsb_ack_sb),
796
        .dcsb_err_i(dcsb_err_sb)
797 504 lampret
);
798
 
799
//
800 1171 lampret
// Instantiation of embedded memory - qmem
801
//
802
or1200_qmem_top or1200_qmem_top(
803
        .clk(clk_i),
804
        .rst(rst_i),
805
 
806
`ifdef OR1200_BIST
807
        // RAM BIST
808 1214 simons
        .mbist_si_i(mbist_qmem_si),
809
        .mbist_so_o(mbist_qmem_so),
810
        .mbist_ctrl_i(mbist_ctrl_i),
811 1171 lampret
`endif
812
 
813
        // QMEM and CPU/IMMU
814
        .qmemimmu_adr_i(qmemimmu_adr_immu),
815
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
816
        .qmemimmu_ci_i(qmemimmu_ci_immu),
817
        .qmemicpu_sel_i(icpu_sel_cpu),
818
        .qmemicpu_tag_i(icpu_tag_cpu),
819
        .qmemicpu_dat_o(icpu_dat_qmem),
820
        .qmemicpu_ack_o(icpu_ack_qmem),
821
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
822
        .qmemimmu_err_o(qmemimmu_err_qmem),
823
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
824
 
825
        // QMEM and IC
826
        .icqmem_adr_o(icqmem_adr_qmem),
827
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
828
        .icqmem_ci_o(icqmem_ci_qmem),
829
        .icqmem_sel_o(icqmem_sel_qmem),
830
        .icqmem_tag_o(icqmem_tag_qmem),
831
        .icqmem_dat_i(icqmem_dat_ic),
832
        .icqmem_ack_i(icqmem_ack_ic),
833
        .icqmem_rty_i(icqmem_rty_ic),
834
        .icqmem_err_i(icqmem_err_ic),
835
        .icqmem_tag_i(icqmem_tag_ic),
836
 
837
        // QMEM and CPU/DMMU
838
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
839
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
840
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
841
        .qmemdcpu_we_i(dcpu_we_cpu),
842
        .qmemdcpu_sel_i(dcpu_sel_cpu),
843
        .qmemdcpu_tag_i(dcpu_tag_cpu),
844
        .qmemdcpu_dat_i(dcpu_dat_cpu),
845
        .qmemdcpu_dat_o(dcpu_dat_qmem),
846
        .qmemdcpu_ack_o(dcpu_ack_qmem),
847
        .qmemdcpu_rty_o(dcpu_rty_qmem),
848
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
849
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
850
 
851
        // QMEM and DC
852
        .dcqmem_adr_o(dcqmem_adr_qmem),
853
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
854
        .dcqmem_ci_o(dcqmem_ci_qmem),
855
        .dcqmem_we_o(dcqmem_we_qmem),
856
        .dcqmem_sel_o(dcqmem_sel_qmem),
857
        .dcqmem_tag_o(dcqmem_tag_qmem),
858
        .dcqmem_dat_o(dcqmem_dat_qmem),
859
        .dcqmem_dat_i(dcqmem_dat_dc),
860
        .dcqmem_ack_i(dcqmem_ack_dc),
861
        .dcqmem_rty_i(dcqmem_rty_dc),
862
        .dcqmem_err_i(dcqmem_err_dc),
863
        .dcqmem_tag_i(dcqmem_tag_dc)
864
);
865
 
866
//
867 977 lampret
// Instantiation of Store Buffer
868
//
869
or1200_sb or1200_sb(
870
        // RISC clock, reset
871
        .clk(clk_i),
872
        .rst(rst_i),
873
 
874
        // Internal RISC bus (DC<->SB)
875
        .dcsb_dat_i(dcsb_dat_dc),
876
        .dcsb_adr_i(dcsb_adr_dc),
877
        .dcsb_cyc_i(dcsb_cyc_dc),
878
        .dcsb_stb_i(dcsb_stb_dc),
879
        .dcsb_we_i(dcsb_we_dc),
880
        .dcsb_sel_i(dcsb_sel_dc),
881
        .dcsb_cab_i(dcsb_cab_dc),
882
        .dcsb_dat_o(dcsb_dat_sb),
883
        .dcsb_ack_o(dcsb_ack_sb),
884
        .dcsb_err_o(dcsb_err_sb),
885
 
886
        // SB and BIU
887
        .sbbiu_dat_o(sbbiu_dat_sb),
888
        .sbbiu_adr_o(sbbiu_adr_sb),
889
        .sbbiu_cyc_o(sbbiu_cyc_sb),
890
        .sbbiu_stb_o(sbbiu_stb_sb),
891
        .sbbiu_we_o(sbbiu_we_sb),
892
        .sbbiu_sel_o(sbbiu_sel_sb),
893
        .sbbiu_cab_o(sbbiu_cab_sb),
894
        .sbbiu_dat_i(sbbiu_dat_biu),
895
        .sbbiu_ack_i(sbbiu_ack_biu),
896
        .sbbiu_err_i(sbbiu_err_biu)
897
);
898
 
899
//
900 504 lampret
// Instantiation of Debug Unit
901
//
902
or1200_du or1200_du(
903
        // RISC Internal Interface
904
        .clk(clk_i),
905
        .rst(rst_i),
906 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
907 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
908 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
909 504 lampret
        .ex_freeze(ex_freeze),
910
        .branch_op(branch_op),
911
        .ex_insn(ex_insn),
912
        .du_dsr(du_dsr),
913
 
914 895 lampret
        // For Trace buffer
915
        .spr_dat_npc(spr_dat_npc),
916
        .rf_dataw(rf_dataw),
917
 
918 504 lampret
        // DU's access to SPR unit
919
        .du_stall(du_stall),
920
        .du_addr(du_addr),
921 636 lampret
        .du_dat_i(du_dat_cpu),
922 504 lampret
        .du_dat_o(du_dat_du),
923
        .du_read(du_read),
924
        .du_write(du_write),
925
        .du_except(du_except),
926
 
927
        // Access to DU's SPRs
928
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
929
        .spr_write(spr_we),
930
        .spr_addr(spr_addr),
931
        .spr_dat_i(spr_dat_cpu),
932
        .spr_dat_o(spr_dat_du),
933
 
934
        // External Debug Interface
935
        .dbg_stall_i(dbg_stall_i),
936
        .dbg_dat_i(dbg_dat_i),
937
        .dbg_adr_i(dbg_adr_i),
938
        .dbg_op_i(dbg_op_i),
939
        .dbg_ewt_i(dbg_ewt_i),
940
        .dbg_lss_o(dbg_lss_o),
941
        .dbg_is_o(dbg_is_o),
942
        .dbg_wp_o(dbg_wp_o),
943
        .dbg_bp_o(dbg_bp_o),
944
        .dbg_dat_o(dbg_dat_o)
945
);
946
 
947
//
948
// Programmable interrupt controller
949
//
950
or1200_pic or1200_pic(
951
        // RISC Internal Interface
952
        .clk(clk_i),
953
        .rst(rst_i),
954
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
955
        .spr_write(spr_we),
956
        .spr_addr(spr_addr),
957
        .spr_dat_i(spr_dat_cpu),
958
        .spr_dat_o(spr_dat_pic),
959
        .pic_wakeup(pic_wakeup),
960 589 lampret
        .int(sig_int),
961 504 lampret
 
962
        // PIC Interface
963
        .pic_int(pic_ints_i)
964
);
965
 
966
//
967
// Instantiation of Tick timer
968
//
969
or1200_tt or1200_tt(
970
        // RISC Internal Interface
971
        .clk(clk_i),
972
        .rst(rst_i),
973 617 lampret
        .du_stall(du_stall),
974 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
975
        .spr_write(spr_we),
976
        .spr_addr(spr_addr),
977
        .spr_dat_i(spr_dat_cpu),
978
        .spr_dat_o(spr_dat_tt),
979 589 lampret
        .int(sig_tick)
980 504 lampret
);
981
 
982
//
983
// Instantiation of Power Management
984
//
985
or1200_pm or1200_pm(
986
        // RISC Internal Interface
987
        .clk(clk_i),
988
        .rst(rst_i),
989
        .pic_wakeup(pic_wakeup),
990
        .spr_write(spr_we),
991
        .spr_addr(spr_addr),
992
        .spr_dat_i(spr_dat_cpu),
993
        .spr_dat_o(spr_dat_pm),
994
 
995
        // Power Management Interface
996
        .pm_cpustall(pm_cpustall_i),
997
        .pm_clksd(pm_clksd_o),
998
        .pm_dc_gate(pm_dc_gate_o),
999
        .pm_ic_gate(pm_ic_gate_o),
1000
        .pm_dmmu_gate(pm_dmmu_gate_o),
1001
        .pm_immu_gate(pm_immu_gate_o),
1002
        .pm_tt_gate(pm_tt_gate_o),
1003
        .pm_cpu_gate(pm_cpu_gate_o),
1004
        .pm_wakeup(pm_wakeup_o),
1005
        .pm_lvolt(pm_lvolt_o)
1006
);
1007
 
1008
 
1009
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.