OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1778

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1226 markom
// Revision 1.35.4.4  2004/01/11 22:45:46  andreje
48
// Separate instruction and data QMEM decoders, QMEM acknowledge and byte-select added
49
//
50 1225 andreje
// Revision 1.35.4.3  2003/12/17 13:43:38  simons
51
// Exception prefix configuration changed.
52
//
53 1220 simons
// Revision 1.35.4.2  2003/12/05 00:05:03  lampret
54
// Static exception prefix.
55
//
56 1207 lampret
// Revision 1.35.4.1  2003/07/08 15:36:37  lampret
57
// Added embedded memory QMEM.
58
//
59 1171 lampret
// Revision 1.35  2003/04/24 00:16:07  lampret
60
// No functional changes. Added defines to disable implementation of multiplier/MAC
61
//
62 1159 lampret
// Revision 1.34  2003/04/20 22:23:57  lampret
63
// No functional change. Only added customization for exception vectors.
64
//
65 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
66
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
67
//
68 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
69
// RFRAM defines comments updated. Altera LPM option added.
70
//
71 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
72
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
73
//
74 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
75
// Previous check-in was done by mistake.
76
//
77 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
78
// Signal scanb_sen renamed to scanb_en.
79 1077 mohor
//
80
// Revision 1.28  2002/10/17 20:04:40  lampret
81
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
82
//
83 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
84
// Removed obsolete comment.
85
//
86 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
87
// Added optional l.div/l.divu insns. By default they are disabled.
88
//
89 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
90
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
91
//
92 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
93
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
94
//
95 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
96
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
97
//
98 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
99
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
100
//
101 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
102
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
103
//
104 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
105
// Disable SB until it is tested
106
//
107 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
108
// Added store buffer.
109
//
110 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
111
// Fixed Xilinx trace buffer address. REported by Taylor Su.
112
//
113 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
114
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
115
//
116 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
117
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
118
//
119 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
120
// Added defines for enabling generic FF based memory macro for register file.
121
//
122 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
123
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
124
//
125 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
126
// Some of the warnings fixed.
127
//
128 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
129
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
130
//
131 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
132
// Updated defines.
133
//
134 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
135
// Added alternative for critical path in DU.
136
//
137 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
138
// Fixed async loop. Changed multiplier type for ASIC.
139
//
140 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
141
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
142
//
143 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
144
// Fixed combinational loops.
145
//
146 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
147
// Fixed OR1200_XILINX_RAM32X1D.
148
//
149 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
150
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
151
//
152 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
153
// Default ASIC configuration does not sample WB inputs.
154
//
155 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
156
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
157
//
158 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
159
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
160
//
161 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
162
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
163
//
164 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
165
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
166
//
167
// Revision 1.19  2001/11/27 19:46:57  lampret
168
// Now FPGA and ASIC target are separate.
169
//
170
// Revision 1.18  2001/11/23 21:42:31  simons
171
// Program counter divided to PPC and NPC.
172
//
173
// Revision 1.17  2001/11/23 08:38:51  lampret
174
// Changed DSR/DRR behavior and exception detection.
175
//
176
// Revision 1.16  2001/11/20 21:30:38  lampret
177
// Added OR1200_REGISTERED_INPUTS.
178
//
179
// Revision 1.15  2001/11/19 14:29:48  simons
180
// Cashes disabled.
181
//
182
// Revision 1.14  2001/11/13 10:02:21  lampret
183
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
184
//
185
// Revision 1.13  2001/11/12 01:45:40  lampret
186
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
187
//
188
// Revision 1.12  2001/11/10 03:43:57  lampret
189
// Fixed exceptions.
190
//
191
// Revision 1.11  2001/11/02 18:57:14  lampret
192
// Modified virtual silicon instantiations.
193
//
194
// Revision 1.10  2001/10/21 17:57:16  lampret
195
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
196
//
197
// Revision 1.9  2001/10/19 23:28:46  lampret
198
// Fixed some synthesis warnings. Configured with caches and MMUs.
199
//
200
// Revision 1.8  2001/10/14 13:12:09  lampret
201
// MP3 version.
202
//
203
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
204
// no message
205
//
206
// Revision 1.3  2001/08/17 08:01:19  lampret
207
// IC enable/disable.
208
//
209
// Revision 1.2  2001/08/13 03:36:20  lampret
210
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
211
//
212
// Revision 1.1  2001/08/09 13:39:33  lampret
213
// Major clean-up.
214
//
215
// Revision 1.2  2001/07/22 03:31:54  lampret
216
// Fixed RAM's oen bug. Cache bypass under development.
217
//
218
// Revision 1.1  2001/07/20 00:46:03  lampret
219
// Development version of RTL. Libraries are missing.
220
//
221
//
222
 
223
//
224
// Dump VCD
225
//
226
//`define OR1200_VCD_DUMP
227
 
228
//
229
// Generate debug messages during simulation
230
//
231
//`define OR1200_VERBOSE
232
 
233 1078 mohor
//  `define OR1200_ASIC
234 504 lampret
////////////////////////////////////////////////////////
235
//
236
// Typical configuration for an ASIC
237
//
238
`ifdef OR1200_ASIC
239
 
240
//
241
// Target ASIC memories
242
//
243
//`define OR1200_ARTISAN_SSP
244
//`define OR1200_ARTISAN_SDP
245
//`define OR1200_ARTISAN_STP
246
`define OR1200_VIRTUALSILICON_SSP
247 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
248 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
249 504 lampret
 
250
//
251
// Do not implement Data cache
252
//
253
//`define OR1200_NO_DC
254
 
255
//
256
// Do not implement Insn cache
257
//
258
//`define OR1200_NO_IC
259
 
260
//
261
// Do not implement Data MMU
262
//
263
//`define OR1200_NO_DMMU
264
 
265
//
266
// Do not implement Insn MMU
267
//
268
//`define OR1200_NO_IMMU
269
 
270
//
271 944 lampret
// Select between ASIC optimized and generic multiplier
272 504 lampret
//
273 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
274
`define OR1200_GENERIC_MULTP2_32X32
275 504 lampret
 
276
//
277
// Size/type of insn/data cache if implemented
278
//
279
// `define OR1200_IC_1W_4KB
280
`define OR1200_IC_1W_8KB
281
// `define OR1200_DC_1W_4KB
282
`define OR1200_DC_1W_8KB
283
 
284
`else
285
 
286
 
287
/////////////////////////////////////////////////////////
288
//
289
// Typical configuration for an FPGA
290
//
291
 
292
//
293
// Target FPGA memories
294
//
295 1132 lampret
//`define OR1200_ALTERA_LPM
296 504 lampret
`define OR1200_XILINX_RAMB4
297 776 lampret
//`define OR1200_XILINX_RAM32X1D
298 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
299 504 lampret
 
300
//
301
// Do not implement Data cache
302
//
303
//`define OR1200_NO_DC
304
 
305
//
306
// Do not implement Insn cache
307
//
308
//`define OR1200_NO_IC
309
 
310
//
311
// Do not implement Data MMU
312
//
313
//`define OR1200_NO_DMMU
314
 
315
//
316
// Do not implement Insn MMU
317
//
318
//`define OR1200_NO_IMMU
319
 
320
//
321 944 lampret
// Select between ASIC and generic multiplier
322 504 lampret
//
323 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
324 504 lampret
//
325
//`define OR1200_ASIC_MULTP2_32X32
326
`define OR1200_GENERIC_MULTP2_32X32
327
 
328
//
329
// Size/type of insn/data cache if implemented
330
// (consider available FPGA memory resources)
331
//
332
`define OR1200_IC_1W_4KB
333
//`define OR1200_IC_1W_8KB
334
`define OR1200_DC_1W_4KB
335
//`define OR1200_DC_1W_8KB
336
 
337
`endif
338
 
339
 
340
//////////////////////////////////////////////////////////
341
//
342
// Do not change below unless you know what you are doing
343
//
344
 
345 788 lampret
//
346 1063 lampret
// Enable RAM BIST
347
//
348
// At the moment this only works for Virtual Silicon
349
// single port RAMs. For other RAMs it has not effect.
350
// Special wrapper for VS RAMs needs to be provided
351
// with scan flops to facilitate bist scan.
352
//
353 1078 mohor
//`define OR1200_BIST
354 1063 lampret
 
355
//
356 944 lampret
// Register OR1200 WISHBONE outputs
357
// (must be defined/enabled)
358
//
359
`define OR1200_REGISTERED_OUTPUTS
360
 
361
//
362
// Register OR1200 WISHBONE inputs
363
//
364
// (must be undefined/disabled)
365
//
366
//`define OR1200_REGISTERED_INPUTS
367
 
368
//
369 895 lampret
// Disable bursts if they are not supported by the
370
// memory subsystem (only affect cache line fill)
371
//
372
//`define OR1200_NO_BURSTS
373
//
374
 
375
//
376 944 lampret
// WISHBONE retry counter range
377
//
378
// 2^value range for retry counter. Retry counter
379
// is activated whenever *wb_rty_i is asserted and
380
// until retry counter expires, corresponding
381
// WISHBONE interface is deactivated.
382
//
383
// To disable retry counters and *wb_rty_i all together,
384
// undefine this macro.
385
//
386
//`define OR1200_WB_RETRY 7
387
 
388
//
389 1104 lampret
// WISHBONE Consecutive Address Burst
390
//
391
// This was used prior to WISHBONE B3 specification
392
// to identify bursts. It is no longer needed but
393
// remains enabled for compatibility with old designs.
394
//
395
// To remove *wb_cab_o ports undefine this macro.
396
//
397
`define OR1200_WB_CAB
398
 
399
//
400
// WISHBONE B3 compatible interface
401
//
402
// This follows the WISHBONE B3 specification.
403
// It is not enabled by default because most
404
// designs still don't use WB b3.
405
//
406
// To enable *wb_cti_o/*wb_bte_o ports,
407
// define this macro.
408
//
409
//`define OR1200_WB_B3
410
 
411
//
412 788 lampret
// Enable additional synthesis directives if using
413 790 lampret
// _Synopsys_ synthesis tool
414 788 lampret
//
415
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
416
 
417
//
418 1022 lampret
// Enables default statement in some case blocks
419
// and disables Synopsys synthesis directive full_case
420
//
421
// By default it is enabled. When disabled it
422
// can increase clock frequency.
423
//
424
`define OR1200_CASE_DEFAULT
425
 
426
//
427 504 lampret
// Operand width / register file address width
428 788 lampret
//
429
// (DO NOT CHANGE)
430
//
431 504 lampret
`define OR1200_OPERAND_WIDTH            32
432
`define OR1200_REGFILE_ADDR_WIDTH       5
433
 
434
//
435 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
436
// also set (compare) flag when result of their
437
// operation equals zero
438
//
439
// At the time of writing this, default or32
440
// C/C++ compiler doesn't generate code that
441
// would benefit from this optimization.
442
//
443
// By default this optimization is disabled to
444
// save area.
445
//
446
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
447
 
448
//
449
// Implement l.addc/l.addic instructions and SR[CY]
450
//
451
// At the time of writing this, or32
452
// C/C++ compiler doesn't generate l.addc/l.addic
453
// instructions. However or32 assembler
454
// can assemble code that uses l.addc/l.addic insns.
455
//
456
// By default implementation of l.addc/l.addic
457
// instructions and SR[CY] is disabled to save
458
// area.
459
//
460 1033 lampret
// [Because this define controles implementation
461
//  of SR[CY] write enable, if it is not enabled,
462
//  l.add/l.addi also don't set SR[CY].]
463
//
464 1032 lampret
//`define OR1200_IMPL_ADDC
465
 
466
//
467 1035 lampret
// Implement optional l.div/l.divu instructions
468
//
469
// By default divide instructions are not implemented
470
// to save area and increase clock frequency. or32 C/C++
471
// compiler can use soft library for division.
472
//
473 1159 lampret
// To implement divide, multiplier needs to be implemented.
474
//
475 1035 lampret
//`define OR1200_IMPL_DIV
476
 
477
//
478 504 lampret
// Implement rotate in the ALU
479
//
480 1032 lampret
// At the time of writing this, or32
481
// C/C++ compiler doesn't generate rotate
482
// instructions. However or32 assembler
483
// can assemble code that uses rotate insn.
484
// This means that rotate instructions
485
// must be used manually inserted.
486
//
487
// By default implementation of rotate
488
// is disabled to save area and increase
489
// clock frequency.
490
//
491 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
492
 
493
//
494
// Type of ALU compare to implement
495
//
496 1032 lampret
// Try either one to find what yields
497
// higher clock frequencyin your case.
498
//
499 504 lampret
//`define OR1200_IMPL_ALU_COMP1
500
`define OR1200_IMPL_ALU_COMP2
501
 
502
//
503 1159 lampret
// Implement multiplier
504 504 lampret
//
505 1159 lampret
// By default multiplier is implemented
506
//
507
`define OR1200_MULT_IMPLEMENTED
508
 
509
//
510
// Implement multiply-and-accumulate
511
//
512
// By default MAC is implemented. To
513
// implement MAC, multiplier needs to be
514
// implemented.
515
//
516
`define OR1200_MAC_IMPLEMENTED
517
 
518
//
519
// Low power, slower multiplier
520
//
521
// Select between low-power (larger) multiplier
522
// and faster multiplier. The actual difference
523
// is only AND logic that prevents distribution
524
// of operands into the multiplier when instruction
525
// in execution is not multiply instruction
526
//
527 776 lampret
//`define OR1200_LOWPWR_MULT
528 504 lampret
 
529
//
530 1139 lampret
// Clock ratio RISC clock versus WB clock
531 504 lampret
//
532 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
533
// both defines
534 504 lampret
//
535 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
536
// and use clmode to set ratio
537
//
538
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
539
// clmode to set ratio
540
//
541 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
542 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
543 504 lampret
 
544
//
545
// Type of register file RAM
546
//
547 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
548 504 lampret
// `define OR1200_RFRAM_TWOPORT
549 870 lampret
//
550 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
551 870 lampret
`define OR1200_RFRAM_DUALPORT
552
//
553 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
554
//`define OR1200_RFRAM_GENERIC
555 504 lampret
 
556
//
557 776 lampret
// Type of mem2reg aligner to implement.
558 504 lampret
//
559 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
560
// circuit, however with today tools it will
561
// most probably give you slower circuit.
562
//
563
`define OR1200_IMPL_MEM2REG1
564
//`define OR1200_IMPL_MEM2REG2
565 504 lampret
 
566
//
567
// ALUOPs
568
//
569
`define OR1200_ALUOP_WIDTH      4
570 636 lampret
`define OR1200_ALUOP_NOP        4'd4
571 504 lampret
/* Order defined by arith insns that have two source operands both in regs
572
   (see binutils/include/opcode/or32.h) */
573
`define OR1200_ALUOP_ADD        4'd0
574
`define OR1200_ALUOP_ADDC       4'd1
575
`define OR1200_ALUOP_SUB        4'd2
576
`define OR1200_ALUOP_AND        4'd3
577 636 lampret
`define OR1200_ALUOP_OR         4'd4
578 504 lampret
`define OR1200_ALUOP_XOR        4'd5
579
`define OR1200_ALUOP_MUL        4'd6
580
`define OR1200_ALUOP_SHROT      4'd8
581
`define OR1200_ALUOP_DIV        4'd9
582
`define OR1200_ALUOP_DIVU       4'd10
583
/* Order not specifically defined. */
584
`define OR1200_ALUOP_IMM        4'd11
585
`define OR1200_ALUOP_MOVHI      4'd12
586
`define OR1200_ALUOP_COMP       4'd13
587
`define OR1200_ALUOP_MTSR       4'd14
588
`define OR1200_ALUOP_MFSR       4'd15
589
 
590
//
591
// MACOPs
592
//
593
`define OR1200_MACOP_WIDTH      2
594
`define OR1200_MACOP_NOP        2'b00
595
`define OR1200_MACOP_MAC        2'b01
596
`define OR1200_MACOP_MSB        2'b10
597
 
598
//
599
// Shift/rotate ops
600
//
601
`define OR1200_SHROTOP_WIDTH    2
602
`define OR1200_SHROTOP_NOP      2'd0
603
`define OR1200_SHROTOP_SLL      2'd0
604
`define OR1200_SHROTOP_SRL      2'd1
605
`define OR1200_SHROTOP_SRA      2'd2
606
`define OR1200_SHROTOP_ROR      2'd3
607
 
608
// Execution cycles per instruction
609
`define OR1200_MULTICYCLE_WIDTH 2
610
`define OR1200_ONE_CYCLE                2'd0
611
`define OR1200_TWO_CYCLES               2'd1
612
 
613
// Operand MUX selects
614
`define OR1200_SEL_WIDTH                2
615
`define OR1200_SEL_RF                   2'd0
616
`define OR1200_SEL_IMM                  2'd1
617
`define OR1200_SEL_EX_FORW              2'd2
618
`define OR1200_SEL_WB_FORW              2'd3
619
 
620
//
621
// BRANCHOPs
622
//
623
`define OR1200_BRANCHOP_WIDTH           3
624
`define OR1200_BRANCHOP_NOP             3'd0
625
`define OR1200_BRANCHOP_J               3'd1
626
`define OR1200_BRANCHOP_JR              3'd2
627
`define OR1200_BRANCHOP_BAL             3'd3
628
`define OR1200_BRANCHOP_BF              3'd4
629
`define OR1200_BRANCHOP_BNF             3'd5
630
`define OR1200_BRANCHOP_RFE             3'd6
631
 
632
//
633
// LSUOPs
634
//
635
// Bit 0: sign extend
636
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
637
// Bit 3: 0 load, 1 store
638
`define OR1200_LSUOP_WIDTH              4
639
`define OR1200_LSUOP_NOP                4'b0000
640
`define OR1200_LSUOP_LBZ                4'b0010
641
`define OR1200_LSUOP_LBS                4'b0011
642
`define OR1200_LSUOP_LHZ                4'b0100
643
`define OR1200_LSUOP_LHS                4'b0101
644
`define OR1200_LSUOP_LWZ                4'b0110
645
`define OR1200_LSUOP_LWS                4'b0111
646
`define OR1200_LSUOP_LD         4'b0001
647
`define OR1200_LSUOP_SD         4'b1000
648
`define OR1200_LSUOP_SB         4'b1010
649
`define OR1200_LSUOP_SH         4'b1100
650
`define OR1200_LSUOP_SW         4'b1110
651
 
652
// FETCHOPs
653
`define OR1200_FETCHOP_WIDTH            1
654
`define OR1200_FETCHOP_NOP              1'b0
655
`define OR1200_FETCHOP_LW               1'b1
656
 
657
//
658
// Register File Write-Back OPs
659
//
660
// Bit 0: register file write enable
661
// Bits 2-1: write-back mux selects
662
`define OR1200_RFWBOP_WIDTH             3
663
`define OR1200_RFWBOP_NOP               3'b000
664
`define OR1200_RFWBOP_ALU               3'b001
665
`define OR1200_RFWBOP_LSU               3'b011
666
`define OR1200_RFWBOP_SPRS              3'b101
667
`define OR1200_RFWBOP_LR                3'b111
668
 
669
// Compare instructions
670
`define OR1200_COP_SFEQ       3'b000
671
`define OR1200_COP_SFNE       3'b001
672
`define OR1200_COP_SFGT       3'b010
673
`define OR1200_COP_SFGE       3'b011
674
`define OR1200_COP_SFLT       3'b100
675
`define OR1200_COP_SFLE       3'b101
676
`define OR1200_COP_X          3'b111
677
`define OR1200_SIGNED_COMPARE 'd3
678
`define OR1200_COMPOP_WIDTH     4
679
 
680
//
681
// TAGs for instruction bus
682
//
683
`define OR1200_ITAG_IDLE        4'h0    // idle bus
684
`define OR1200_ITAG_NI          4'h1    // normal insn
685
`define OR1200_ITAG_BE          4'hb    // Bus error exception
686
`define OR1200_ITAG_PE          4'hc    // Page fault exception
687
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
688
 
689
//
690
// TAGs for data bus
691
//
692
`define OR1200_DTAG_IDLE        4'h0    // idle bus
693
`define OR1200_DTAG_ND          4'h1    // normal data
694
`define OR1200_DTAG_AE          4'ha    // Alignment exception
695
`define OR1200_DTAG_BE          4'hb    // Bus error exception
696
`define OR1200_DTAG_PE          4'hc    // Page fault exception
697
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
698
 
699
 
700
//////////////////////////////////////////////
701
//
702
// ORBIS32 ISA specifics
703
//
704
 
705
// SHROT_OP position in machine word
706
`define OR1200_SHROTOP_POS              7:6
707
 
708
// ALU instructions multicycle field in machine word
709
`define OR1200_ALUMCYC_POS              9:8
710
 
711
//
712
// Instruction opcode groups (basic)
713
//
714
`define OR1200_OR32_J                 6'b000000
715
`define OR1200_OR32_JAL               6'b000001
716
`define OR1200_OR32_BNF               6'b000011
717
`define OR1200_OR32_BF                6'b000100
718
`define OR1200_OR32_NOP               6'b000101
719
`define OR1200_OR32_MOVHI             6'b000110
720
`define OR1200_OR32_XSYNC             6'b001000
721
`define OR1200_OR32_RFE               6'b001001
722
/* */
723
`define OR1200_OR32_JR                6'b010001
724
`define OR1200_OR32_JALR              6'b010010
725
`define OR1200_OR32_MACI              6'b010011
726
/* */
727
`define OR1200_OR32_LWZ               6'b100001
728
`define OR1200_OR32_LBZ               6'b100011
729
`define OR1200_OR32_LBS               6'b100100
730
`define OR1200_OR32_LHZ               6'b100101
731
`define OR1200_OR32_LHS               6'b100110
732
`define OR1200_OR32_ADDI              6'b100111
733
`define OR1200_OR32_ADDIC             6'b101000
734
`define OR1200_OR32_ANDI              6'b101001
735
`define OR1200_OR32_ORI               6'b101010
736
`define OR1200_OR32_XORI              6'b101011
737
`define OR1200_OR32_MULI              6'b101100
738
`define OR1200_OR32_MFSPR             6'b101101
739
`define OR1200_OR32_SH_ROTI           6'b101110
740
`define OR1200_OR32_SFXXI             6'b101111
741
/* */
742
`define OR1200_OR32_MTSPR             6'b110000
743
`define OR1200_OR32_MACMSB            6'b110001
744
/* */
745
`define OR1200_OR32_SW                6'b110101
746
`define OR1200_OR32_SB                6'b110110
747
`define OR1200_OR32_SH                6'b110111
748
`define OR1200_OR32_ALU               6'b111000
749
`define OR1200_OR32_SFXX              6'b111001
750
 
751
 
752
/////////////////////////////////////////////////////
753
//
754
// Exceptions
755
//
756 1155 lampret
 
757
//
758
// Exception vectors per OR1K architecture:
759 1220 simons
// 0xPPPPP100 - reset
760
// 0xPPPPP200 - bus error
761 1155 lampret
// ... etc
762
// where P represents exception prefix.
763
//
764
// Exception vectors can be customized as per
765
// the following formula:
766 1220 simons
// 0xPPPPPNVV - exception N
767 1155 lampret
//
768
// P represents exception prefix
769
// N represents exception N
770
// VV represents length of the individual vector space,
771
//   usually it is 8 bits wide and starts with all bits zero
772
//
773
 
774
//
775 1220 simons
// PPPPP and VV parts
776 1155 lampret
//
777 1220 simons
// Sum of these two defines needs to be 28
778 1155 lampret
//
779 1220 simons
`define OR1200_EXCEPT_EPH0_P 20'h00000
780
`define OR1200_EXCEPT_EPH1_P 20'hF0000
781
`define OR1200_EXCEPT_V            8'h00
782 1155 lampret
 
783
//
784
// N part width
785
//
786 504 lampret
`define OR1200_EXCEPT_WIDTH 4
787 1155 lampret
 
788
//
789
// Definition of exception vectors
790
//
791
// To avoid implementation of a certain exception,
792
// simply comment out corresponding line
793
//
794 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
795
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
796
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
797
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
798
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
799
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
800
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
801 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
802 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
803
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
804 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
805 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
806
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
807
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
808
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
809
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
810
 
811
 
812
/////////////////////////////////////////////////////
813
//
814
// SPR groups
815
//
816
 
817
// Bits that define the group
818
`define OR1200_SPR_GROUP_BITS   15:11
819
 
820
// Width of the group bits
821
`define OR1200_SPR_GROUP_WIDTH  5
822
 
823
// Bits that define offset inside the group
824
`define OR1200_SPR_OFS_BITS 10:0
825
 
826
// List of groups
827
`define OR1200_SPR_GROUP_SYS    5'd00
828
`define OR1200_SPR_GROUP_DMMU   5'd01
829
`define OR1200_SPR_GROUP_IMMU   5'd02
830
`define OR1200_SPR_GROUP_DC     5'd03
831
`define OR1200_SPR_GROUP_IC     5'd04
832
`define OR1200_SPR_GROUP_MAC    5'd05
833
`define OR1200_SPR_GROUP_DU     5'd06
834
`define OR1200_SPR_GROUP_PM     5'd08
835
`define OR1200_SPR_GROUP_PIC    5'd09
836
`define OR1200_SPR_GROUP_TT     5'd10
837
 
838
 
839
/////////////////////////////////////////////////////
840
//
841
// System group
842
//
843
 
844
//
845
// System registers
846
//
847
`define OR1200_SPR_CFGR         7'd0
848
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
849
`define OR1200_SPR_NPC          11'd16
850
`define OR1200_SPR_SR           11'd17
851
`define OR1200_SPR_PPC          11'd18
852
`define OR1200_SPR_EPCR         11'd32
853
`define OR1200_SPR_EEAR         11'd48
854
`define OR1200_SPR_ESR          11'd64
855
 
856
//
857
// SR bits
858
//
859 589 lampret
`define OR1200_SR_WIDTH 16
860
`define OR1200_SR_SM   0
861
`define OR1200_SR_TEE  1
862
`define OR1200_SR_IEE  2
863 504 lampret
`define OR1200_SR_DCE  3
864
`define OR1200_SR_ICE  4
865
`define OR1200_SR_DME  5
866
`define OR1200_SR_IME  6
867
`define OR1200_SR_LEE  7
868
`define OR1200_SR_CE   8
869
`define OR1200_SR_F    9
870 589 lampret
`define OR1200_SR_CY   10       // Unused
871
`define OR1200_SR_OV   11       // Unused
872
`define OR1200_SR_OVE  12       // Unused
873
`define OR1200_SR_DSX  13       // Unused
874
`define OR1200_SR_EPH  14
875
`define OR1200_SR_FO   15
876
`define OR1200_SR_CID  31:28    // Unimplemented
877 504 lampret
 
878 1207 lampret
//
879 504 lampret
// Bits that define offset inside the group
880 1207 lampret
//
881 504 lampret
`define OR1200_SPROFS_BITS 10:0
882
 
883 1207 lampret
//
884
// Default Exception Prefix
885
//
886 1220 simons
// 1'b0 - OR1200_EXCEPT_EPH0_P (0x0000_0000)
887
// 1'b1 - OR1200_EXCEPT_EPH1_P (0xF000_0000)
888 1207 lampret
//
889
`define OR1200_SR_EPH_DEF       1'b0
890 504 lampret
 
891
/////////////////////////////////////////////////////
892
//
893
// Power Management (PM)
894
//
895
 
896
// Define it if you want PM implemented
897
`define OR1200_PM_IMPLEMENTED
898
 
899
// Bit positions inside PMR (don't change)
900
`define OR1200_PM_PMR_SDF 3:0
901
`define OR1200_PM_PMR_DME 4
902
`define OR1200_PM_PMR_SME 5
903
`define OR1200_PM_PMR_DCGE 6
904
`define OR1200_PM_PMR_UNUSED 31:7
905
 
906
// PMR offset inside PM group of registers
907
`define OR1200_PM_OFS_PMR 11'b0
908
 
909
// PM group
910
`define OR1200_SPRGRP_PM 5'd8
911
 
912
// Define if PMR can be read/written at any address inside PM group
913
`define OR1200_PM_PARTIAL_DECODING
914
 
915
// Define if reading PMR is allowed
916
`define OR1200_PM_READREGS
917
 
918
// Define if unused PMR bits should be zero
919
`define OR1200_PM_UNUSED_ZERO
920
 
921
 
922
/////////////////////////////////////////////////////
923
//
924
// Debug Unit (DU)
925
//
926
 
927
// Define it if you want DU implemented
928
`define OR1200_DU_IMPLEMENTED
929
 
930 895 lampret
// Define if you want trace buffer
931
// (for now only available for Xilinx Virtex FPGAs)
932 962 lampret
`ifdef OR1200_ASIC
933
`else
934 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
935 962 lampret
`endif
936 895 lampret
 
937 504 lampret
// Address offsets of DU registers inside DU group
938 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
939
`define OR1200_DU_OFS_DMR2 11'd17
940
`define OR1200_DU_OFS_DSR 11'd20
941
`define OR1200_DU_OFS_DRR 11'd21
942 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
943
`define OR1200_DU_OFS_TBIA 11'h1xx
944
`define OR1200_DU_OFS_TBIM 11'h2xx
945
`define OR1200_DU_OFS_TBAR 11'h3xx
946
`define OR1200_DU_OFS_TBTS 11'h4xx
947 504 lampret
 
948
// Position of offset bits inside SPR address
949 895 lampret
`define OR1200_DUOFS_BITS 10:0
950 504 lampret
 
951
// Define if you want these DU registers to be implemented
952
`define OR1200_DU_DMR1
953
`define OR1200_DU_DMR2
954
`define OR1200_DU_DSR
955
`define OR1200_DU_DRR
956
 
957
// DMR1 bits
958
`define OR1200_DU_DMR1_ST 22
959
 
960
// DSR bits
961
`define OR1200_DU_DSR_WIDTH     14
962
`define OR1200_DU_DSR_RSTE      0
963
`define OR1200_DU_DSR_BUSEE     1
964
`define OR1200_DU_DSR_DPFE      2
965
`define OR1200_DU_DSR_IPFE      3
966 589 lampret
`define OR1200_DU_DSR_TTE       4
967 504 lampret
`define OR1200_DU_DSR_AE        5
968
`define OR1200_DU_DSR_IIE       6
969 589 lampret
`define OR1200_DU_DSR_IE        7
970 504 lampret
`define OR1200_DU_DSR_DME       8
971
`define OR1200_DU_DSR_IME       9
972
`define OR1200_DU_DSR_RE        10
973
`define OR1200_DU_DSR_SCE       11
974
`define OR1200_DU_DSR_BE        12
975
`define OR1200_DU_DSR_TE        13
976
 
977
// DRR bits
978
`define OR1200_DU_DRR_RSTE      0
979
`define OR1200_DU_DRR_BUSEE     1
980
`define OR1200_DU_DRR_DPFE      2
981
`define OR1200_DU_DRR_IPFE      3
982 589 lampret
`define OR1200_DU_DRR_TTE       4
983 504 lampret
`define OR1200_DU_DRR_AE        5
984
`define OR1200_DU_DRR_IIE       6
985 589 lampret
`define OR1200_DU_DRR_IE        7
986 504 lampret
`define OR1200_DU_DRR_DME       8
987
`define OR1200_DU_DRR_IME       9
988
`define OR1200_DU_DRR_RE        10
989
`define OR1200_DU_DRR_SCE       11
990
`define OR1200_DU_DRR_BE        12
991
`define OR1200_DU_DRR_TE        13
992
 
993
// Define if reading DU regs is allowed
994
`define OR1200_DU_READREGS
995
 
996
// Define if unused DU registers bits should be zero
997
`define OR1200_DU_UNUSED_ZERO
998
 
999 737 lampret
// Define if IF/LSU status is not needed by devel i/f
1000
`define OR1200_DU_STATUS_UNIMPLEMENTED
1001 504 lampret
 
1002
/////////////////////////////////////////////////////
1003
//
1004
// Programmable Interrupt Controller (PIC)
1005
//
1006
 
1007
// Define it if you want PIC implemented
1008
`define OR1200_PIC_IMPLEMENTED
1009
 
1010
// Define number of interrupt inputs (2-31)
1011
`define OR1200_PIC_INTS 20
1012
 
1013
// Address offsets of PIC registers inside PIC group
1014
`define OR1200_PIC_OFS_PICMR 2'd0
1015
`define OR1200_PIC_OFS_PICSR 2'd2
1016
 
1017
// Position of offset bits inside SPR address
1018
`define OR1200_PICOFS_BITS 1:0
1019
 
1020
// Define if you want these PIC registers to be implemented
1021
`define OR1200_PIC_PICMR
1022
`define OR1200_PIC_PICSR
1023
 
1024
// Define if reading PIC registers is allowed
1025
`define OR1200_PIC_READREGS
1026
 
1027
// Define if unused PIC register bits should be zero
1028
`define OR1200_PIC_UNUSED_ZERO
1029
 
1030
 
1031
/////////////////////////////////////////////////////
1032
//
1033
// Tick Timer (TT)
1034
//
1035
 
1036
// Define it if you want TT implemented
1037
`define OR1200_TT_IMPLEMENTED
1038
 
1039
// Address offsets of TT registers inside TT group
1040
`define OR1200_TT_OFS_TTMR 1'd0
1041
`define OR1200_TT_OFS_TTCR 1'd1
1042
 
1043
// Position of offset bits inside SPR group
1044
`define OR1200_TTOFS_BITS 0
1045
 
1046
// Define if you want these TT registers to be implemented
1047
`define OR1200_TT_TTMR
1048
`define OR1200_TT_TTCR
1049
 
1050
// TTMR bits
1051
`define OR1200_TT_TTMR_TP 27:0
1052
`define OR1200_TT_TTMR_IP 28
1053
`define OR1200_TT_TTMR_IE 29
1054
`define OR1200_TT_TTMR_M 31:30
1055
 
1056
// Define if reading TT registers is allowed
1057
`define OR1200_TT_READREGS
1058
 
1059
 
1060
//////////////////////////////////////////////
1061
//
1062
// MAC
1063
//
1064
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1065
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1066
 
1067
 
1068
//////////////////////////////////////////////
1069
//
1070
// Data MMU (DMMU)
1071
//
1072
 
1073
//
1074
// Address that selects between TLB TR and MR
1075
//
1076 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1077 504 lampret
 
1078
//
1079
// DTLBMR fields
1080
//
1081
`define OR1200_DTLBMR_V_BITS    0
1082
`define OR1200_DTLBMR_CID_BITS  4:1
1083
`define OR1200_DTLBMR_RES_BITS  11:5
1084
`define OR1200_DTLBMR_VPN_BITS  31:13
1085
 
1086
//
1087
// DTLBTR fields
1088
//
1089
`define OR1200_DTLBTR_CC_BITS   0
1090
`define OR1200_DTLBTR_CI_BITS   1
1091
`define OR1200_DTLBTR_WBC_BITS  2
1092
`define OR1200_DTLBTR_WOM_BITS  3
1093
`define OR1200_DTLBTR_A_BITS    4
1094
`define OR1200_DTLBTR_D_BITS    5
1095
`define OR1200_DTLBTR_URE_BITS  6
1096
`define OR1200_DTLBTR_UWE_BITS  7
1097
`define OR1200_DTLBTR_SRE_BITS  8
1098
`define OR1200_DTLBTR_SWE_BITS  9
1099
`define OR1200_DTLBTR_RES_BITS  11:10
1100
`define OR1200_DTLBTR_PPN_BITS  31:13
1101
 
1102
//
1103
// DTLB configuration
1104
//
1105
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1106
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1107
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1108
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1109
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1110
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1111
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1112
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1113
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1114
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1115
 
1116 660 lampret
//
1117
// Cache inhibit while DMMU is not enabled/implemented
1118
//
1119
// cache inhibited 0GB-4GB              1'b1
1120 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1121
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1122
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1123
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1124 660 lampret
// cached 0GB-4GB                       1'b0
1125
//
1126
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1127 504 lampret
 
1128 660 lampret
 
1129 504 lampret
//////////////////////////////////////////////
1130
//
1131
// Insn MMU (IMMU)
1132
//
1133
 
1134
//
1135
// Address that selects between TLB TR and MR
1136
//
1137 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1138 504 lampret
 
1139
//
1140
// ITLBMR fields
1141
//
1142
`define OR1200_ITLBMR_V_BITS    0
1143
`define OR1200_ITLBMR_CID_BITS  4:1
1144
`define OR1200_ITLBMR_RES_BITS  11:5
1145
`define OR1200_ITLBMR_VPN_BITS  31:13
1146
 
1147
//
1148
// ITLBTR fields
1149
//
1150
`define OR1200_ITLBTR_CC_BITS   0
1151
`define OR1200_ITLBTR_CI_BITS   1
1152
`define OR1200_ITLBTR_WBC_BITS  2
1153
`define OR1200_ITLBTR_WOM_BITS  3
1154
`define OR1200_ITLBTR_A_BITS    4
1155
`define OR1200_ITLBTR_D_BITS    5
1156
`define OR1200_ITLBTR_SXE_BITS  6
1157
`define OR1200_ITLBTR_UXE_BITS  7
1158
`define OR1200_ITLBTR_RES_BITS  11:8
1159
`define OR1200_ITLBTR_PPN_BITS  31:13
1160
 
1161
//
1162
// ITLB configuration
1163
//
1164
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1165
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1166
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1167
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1168
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1169
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1170
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1171
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1172
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1173
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1174
 
1175 660 lampret
//
1176
// Cache inhibit while IMMU is not enabled/implemented
1177 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1178 660 lampret
//
1179
// cache inhibited 0GB-4GB              1'b1
1180 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1181
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1182
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1183
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1184 660 lampret
// cached 0GB-4GB                       1'b0
1185
//
1186 735 lampret
`define OR1200_IMMU_CI                  1'b0
1187 504 lampret
 
1188 660 lampret
 
1189 504 lampret
/////////////////////////////////////////////////
1190
//
1191
// Insn cache (IC)
1192
//
1193
 
1194
// 3 for 8 bytes, 4 for 16 bytes etc
1195
`define OR1200_ICLS             4
1196
 
1197
//
1198
// IC configurations
1199
//
1200
`ifdef OR1200_IC_1W_4KB
1201
`define OR1200_ICSIZE                   12                      // 4096
1202
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1203
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1204
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1205
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1206
`define OR1200_ICTAG_W                  21
1207
`endif
1208
`ifdef OR1200_IC_1W_8KB
1209
`define OR1200_ICSIZE                   13                      // 8192
1210
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1211
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1212
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1213
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1214
`define OR1200_ICTAG_W                  20
1215
`endif
1216
 
1217
 
1218
/////////////////////////////////////////////////
1219
//
1220
// Data cache (DC)
1221
//
1222
 
1223
// 3 for 8 bytes, 4 for 16 bytes etc
1224
`define OR1200_DCLS             4
1225
 
1226 636 lampret
// Define to perform store refill (potential performance penalty)
1227
// `define OR1200_DC_STORE_REFILL
1228
 
1229 504 lampret
//
1230
// DC configurations
1231
//
1232
`ifdef OR1200_DC_1W_4KB
1233
`define OR1200_DCSIZE                   12                      // 4096
1234
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1235
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1236
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1237
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1238
`define OR1200_DCTAG_W                  21
1239
`endif
1240
`ifdef OR1200_DC_1W_8KB
1241
`define OR1200_DCSIZE                   13                      // 8192
1242
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1243
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1244
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1245
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1246
`define OR1200_DCTAG_W                  20
1247
`endif
1248 994 lampret
 
1249
/////////////////////////////////////////////////
1250
//
1251
// Store buffer (SB)
1252
//
1253
 
1254
//
1255
// Store buffer
1256
//
1257
// It will improve performance by "caching" CPU stores
1258
// using store buffer. This is most important for function
1259
// prologues because DC can only work in write though mode
1260
// and all stores would have to complete external WB writes
1261
// to memory.
1262
// Store buffer is between DC and data BIU.
1263
// All stores will be stored into store buffer and immediately
1264
// completed by the CPU, even though actual external writes
1265
// will be performed later. As a consequence store buffer masks
1266
// all data bus errors related to stores (data bus errors
1267
// related to loads are delivered normally).
1268
// All pending CPU loads will wait until store buffer is empty to
1269
// ensure strict memory model. Right now this is necessary because
1270
// we don't make destinction between cached and cache inhibited
1271
// address space, so we simply empty store buffer until loads
1272
// can begin.
1273
//
1274
// It makes design a bit bigger, depending what is the number of
1275
// entries in SB FIFO. Number of entries can be changed further
1276
// down.
1277
//
1278
//`define OR1200_SB_IMPLEMENTED
1279
 
1280
//
1281
// Number of store buffer entries
1282
//
1283
// Verified number of entries are 4 and 8 entries
1284
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1285
// always match 2**OR1200_SB_LOG.
1286
// To disable store buffer, undefine
1287
// OR1200_SB_IMPLEMENTED.
1288
//
1289
`define OR1200_SB_LOG           2       // 2 or 3
1290
`define OR1200_SB_ENTRIES       4       // 4 or 8
1291 1023 lampret
 
1292
 
1293 1171 lampret
/////////////////////////////////////////////////
1294
//
1295
// Quick Embedded Memory (QMEM)
1296
//
1297
 
1298
//
1299
// Quick Embedded Memory
1300
//
1301
// Instantiation of dedicated insn/data memory (RAM or ROM).
1302
// Insn fetch has effective throughput 1insn / clock cycle.
1303
// Data load takes two clock cycles / access, data store
1304
// takes 1 clock cycle / access (if there is no insn fetch)).
1305
// Memory instantiation is shared between insn and data,
1306
// meaning if insn fetch are performed, data load/store
1307
// performance will be lower.
1308
//
1309
// Main reason for QMEM is to put some time critical functions
1310
// into this memory and to have predictable and fast access
1311
// to these functions. (soft fpu, context switch, exception
1312
// handlers, stack, etc)
1313
//
1314
// It makes design a bit bigger and slower. QMEM sits behind
1315
// IMMU/DMMU so all addresses are physical (so the MMUs can be
1316
// used with QMEM and QMEM is seen by the CPU just like any other
1317
// memory in the system). IC/DC are sitting behind QMEM so the
1318
// whole design timing might be worse with QMEM implemented.
1319
//
1320 1207 lampret
`define OR1200_QMEM_IMPLEMENTED
1321 1171 lampret
 
1322
//
1323
// Base address and mask of QMEM
1324
//
1325
// Base address defines first address of QMEM. Mask defines
1326
// QMEM range in address space. Actual size of QMEM is however
1327
// determined with instantiated RAM/ROM. However bigger
1328
// mask will reserve more address space for QMEM, but also
1329
// make design faster, while more tight mask will take
1330
// less address space but also make design slower. If
1331
// instantiated RAM/ROM is smaller than space reserved with
1332
// the mask, instatiated RAM/ROM will also be shadowed
1333
// at higher addresses in reserved space.
1334
//
1335 1225 andreje
`define OR1200_QMEM_IADDR       32'h0080_0000
1336
`define OR1200_QMEM_IMASK       32'hfff0_0000   // Max QMEM size 1MB
1337
`define OR1200_QMEM_DADDR  32'h0080_0000
1338
`define OR1200_QMEM_DMASK  32'hfff0_0000 // Max QMEM size 1MB
1339 1171 lampret
 
1340 1225 andreje
//
1341
// QMEM interface byte-select capability
1342
//
1343
// To enable qmem_sel* ports, define this macro.
1344
//
1345
//`define OR1200_QMEM_BSEL
1346 1171 lampret
 
1347 1225 andreje
//
1348
// QMEM interface acknowledge
1349
//
1350
// To enable qmem_ack port, define this macro.
1351
//
1352
//`define OR1200_QMEM_ACK
1353
 
1354 1023 lampret
/////////////////////////////////////////////////////
1355
//
1356
// VR, UPR and Configuration Registers
1357
//
1358
//
1359
// VR, UPR and configuration registers are optional. If 
1360
// implemented, operating system can automatically figure
1361
// out how to use the processor because it knows 
1362
// what units are available in the processor and how they
1363
// are configured.
1364
//
1365
// This section must be last in or1200_defines.v file so
1366
// that all units are already configured and thus
1367
// configuration registers are properly set.
1368
// 
1369
 
1370
// Define if you want configuration registers implemented
1371
`define OR1200_CFGR_IMPLEMENTED
1372
 
1373
// Define if you want full address decode inside SYS group
1374
`define OR1200_SYS_FULL_DECODE
1375
 
1376
// Offsets of VR, UPR and CFGR registers
1377
`define OR1200_SPRGRP_SYS_VR            4'h0
1378
`define OR1200_SPRGRP_SYS_UPR           4'h1
1379
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1380
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1381
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1382
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1383
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1384
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1385
 
1386
// VR fields
1387
`define OR1200_VR_REV_BITS              5:0
1388
`define OR1200_VR_RES1_BITS             15:6
1389
`define OR1200_VR_CFG_BITS              23:16
1390
`define OR1200_VR_VER_BITS              31:24
1391
 
1392
// VR values
1393
`define OR1200_VR_REV                   6'h00
1394
`define OR1200_VR_RES1                  10'h000
1395
`define OR1200_VR_CFG                   8'h00
1396
`define OR1200_VR_VER                   8'h12
1397
 
1398
// UPR fields
1399
`define OR1200_UPR_UP_BITS              0
1400
`define OR1200_UPR_DCP_BITS             1
1401
`define OR1200_UPR_ICP_BITS             2
1402
`define OR1200_UPR_DMP_BITS             3
1403
`define OR1200_UPR_IMP_BITS             4
1404
`define OR1200_UPR_MP_BITS              5
1405
`define OR1200_UPR_DUP_BITS             6
1406
`define OR1200_UPR_PCUP_BITS            7
1407
`define OR1200_UPR_PMP_BITS             8
1408
`define OR1200_UPR_PICP_BITS            9
1409
`define OR1200_UPR_TTP_BITS             10
1410
`define OR1200_UPR_RES1_BITS            23:11
1411
`define OR1200_UPR_CUP_BITS             31:24
1412
 
1413
// UPR values
1414
`define OR1200_UPR_UP                   1'b1
1415
`ifdef OR1200_NO_DC
1416
`define OR1200_UPR_DCP                  1'b0
1417
`else
1418
`define OR1200_UPR_DCP                  1'b1
1419
`endif
1420
`ifdef OR1200_NO_IC
1421
`define OR1200_UPR_ICP                  1'b0
1422
`else
1423
`define OR1200_UPR_ICP                  1'b1
1424
`endif
1425
`ifdef OR1200_NO_DMMU
1426
`define OR1200_UPR_DMP                  1'b0
1427
`else
1428
`define OR1200_UPR_DMP                  1'b1
1429
`endif
1430
`ifdef OR1200_NO_IMMU
1431
`define OR1200_UPR_IMP                  1'b0
1432
`else
1433
`define OR1200_UPR_IMP                  1'b1
1434
`endif
1435
`define OR1200_UPR_MP                   1'b1    // MAC always present
1436
`ifdef OR1200_DU_IMPLEMENTED
1437
`define OR1200_UPR_DUP                  1'b1
1438
`else
1439
`define OR1200_UPR_DUP                  1'b0
1440
`endif
1441
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1442
`ifdef OR1200_DU_IMPLEMENTED
1443
`define OR1200_UPR_PMP                  1'b1
1444
`else
1445
`define OR1200_UPR_PMP                  1'b0
1446
`endif
1447
`ifdef OR1200_DU_IMPLEMENTED
1448
`define OR1200_UPR_PICP                 1'b1
1449
`else
1450
`define OR1200_UPR_PICP                 1'b0
1451
`endif
1452
`ifdef OR1200_DU_IMPLEMENTED
1453
`define OR1200_UPR_TTP                  1'b1
1454
`else
1455
`define OR1200_UPR_TTP                  1'b0
1456
`endif
1457
`define OR1200_UPR_RES1                 13'h0000
1458
`define OR1200_UPR_CUP                  8'h00
1459
 
1460
// CPUCFGR fields
1461
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1462
`define OR1200_CPUCFGR_HGF_BITS 4
1463
`define OR1200_CPUCFGR_OB32S_BITS       5
1464
`define OR1200_CPUCFGR_OB64S_BITS       6
1465
`define OR1200_CPUCFGR_OF32S_BITS       7
1466
`define OR1200_CPUCFGR_OF64S_BITS       8
1467
`define OR1200_CPUCFGR_OV64S_BITS       9
1468
`define OR1200_CPUCFGR_RES1_BITS        31:10
1469
 
1470
// CPUCFGR values
1471
`define OR1200_CPUCFGR_NSGF             4'h0
1472
`define OR1200_CPUCFGR_HGF              1'b0
1473
`define OR1200_CPUCFGR_OB32S            1'b1
1474
`define OR1200_CPUCFGR_OB64S            1'b0
1475
`define OR1200_CPUCFGR_OF32S            1'b0
1476
`define OR1200_CPUCFGR_OF64S            1'b0
1477
`define OR1200_CPUCFGR_OV64S            1'b0
1478
`define OR1200_CPUCFGR_RES1             22'h000000
1479
 
1480
// DMMUCFGR fields
1481
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1482
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1483
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1484
`define OR1200_DMMUCFGR_CRI_BITS        8
1485
`define OR1200_DMMUCFGR_PRI_BITS        9
1486
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1487
`define OR1200_DMMUCFGR_HTR_BITS        11
1488
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1489
 
1490
// DMMUCFGR values
1491
`ifdef OR1200_NO_DMMU
1492
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1493
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1494
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1495
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1496
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1497
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1498
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1499
`define OR1200_DMMUCFGR_RES1            20'h00000
1500
`else
1501
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1502
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1503
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1504
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1505
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1506
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1507
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1508
`define OR1200_DMMUCFGR_RES1            20'h00000
1509
`endif
1510
 
1511
// IMMUCFGR fields
1512
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1513
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1514
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1515
`define OR1200_IMMUCFGR_CRI_BITS        8
1516
`define OR1200_IMMUCFGR_PRI_BITS        9
1517
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1518
`define OR1200_IMMUCFGR_HTR_BITS        11
1519
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1520
 
1521
// IMMUCFGR values
1522
`ifdef OR1200_NO_IMMU
1523
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1524
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1525
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1526
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1527
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1528
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1529
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1530
`define OR1200_IMMUCFGR_RES1            20'h00000
1531
`else
1532
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1533
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1534
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1535
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1536
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1537
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1538
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1539
`define OR1200_IMMUCFGR_RES1            20'h00000
1540
`endif
1541
 
1542
// DCCFGR fields
1543
`define OR1200_DCCFGR_NCW_BITS          2:0
1544
`define OR1200_DCCFGR_NCS_BITS          6:3
1545
`define OR1200_DCCFGR_CBS_BITS          7
1546
`define OR1200_DCCFGR_CWS_BITS          8
1547
`define OR1200_DCCFGR_CCRI_BITS         9
1548
`define OR1200_DCCFGR_CBIRI_BITS        10
1549
`define OR1200_DCCFGR_CBPRI_BITS        11
1550
`define OR1200_DCCFGR_CBLRI_BITS        12
1551
`define OR1200_DCCFGR_CBFRI_BITS        13
1552
`define OR1200_DCCFGR_CBWBRI_BITS       14
1553
`define OR1200_DCCFGR_RES1_BITS 31:15
1554
 
1555
// DCCFGR values
1556
`ifdef OR1200_NO_DC
1557
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1558
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1559
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1560
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1561
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1562
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1563
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1564
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1565
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1566
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1567
`define OR1200_DCCFGR_RES1              17'h00000
1568
`else
1569
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1570
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1571
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1572
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1573
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1574
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1575
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1576
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1577
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1578
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1579
`define OR1200_DCCFGR_RES1              17'h00000
1580
`endif
1581
 
1582
// ICCFGR fields
1583
`define OR1200_ICCFGR_NCW_BITS          2:0
1584
`define OR1200_ICCFGR_NCS_BITS          6:3
1585
`define OR1200_ICCFGR_CBS_BITS          7
1586
`define OR1200_ICCFGR_CWS_BITS          8
1587
`define OR1200_ICCFGR_CCRI_BITS         9
1588
`define OR1200_ICCFGR_CBIRI_BITS        10
1589
`define OR1200_ICCFGR_CBPRI_BITS        11
1590
`define OR1200_ICCFGR_CBLRI_BITS        12
1591
`define OR1200_ICCFGR_CBFRI_BITS        13
1592
`define OR1200_ICCFGR_CBWBRI_BITS       14
1593
`define OR1200_ICCFGR_RES1_BITS 31:15
1594
 
1595
// ICCFGR values
1596
`ifdef OR1200_NO_IC
1597
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1598
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1599
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1600
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1601
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1602
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1603
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1604
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1605
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1606
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1607
`define OR1200_ICCFGR_RES1              17'h00000
1608
`else
1609
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1610
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1611
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1612
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1613
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1614
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1615
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1616
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1617
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1618
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1619
`define OR1200_ICCFGR_RES1              17'h00000
1620
`endif
1621
 
1622
// DCFGR fields
1623
`define OR1200_DCFGR_NDP_BITS           2:0
1624
`define OR1200_DCFGR_WPCI_BITS          3
1625
`define OR1200_DCFGR_RES1_BITS          31:4
1626
 
1627
// DCFGR values
1628
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1629
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1630
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.