OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 984

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
48
// Added store buffer.
49
//
50 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
51
// Fixed Xilinx trace buffer address. REported by Taylor Su.
52
//
53 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
54
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
55
//
56 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
57
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
58
//
59 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
60
// Added defines for enabling generic FF based memory macro for register file.
61
//
62 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
63
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
64
//
65 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
66
// Some of the warnings fixed.
67
//
68 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
69
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
70
//
71 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
72
// Updated defines.
73
//
74 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
75
// Added alternative for critical path in DU.
76
//
77 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
78
// Fixed async loop. Changed multiplier type for ASIC.
79
//
80 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
81
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
82
//
83 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
84
// Fixed combinational loops.
85
//
86 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
87
// Fixed OR1200_XILINX_RAM32X1D.
88
//
89 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
90
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
91
//
92 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
93
// Default ASIC configuration does not sample WB inputs.
94
//
95 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
96
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
97
//
98 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
99
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
100
//
101 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
102
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
103
//
104 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
105
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
106
//
107
// Revision 1.19  2001/11/27 19:46:57  lampret
108
// Now FPGA and ASIC target are separate.
109
//
110
// Revision 1.18  2001/11/23 21:42:31  simons
111
// Program counter divided to PPC and NPC.
112
//
113
// Revision 1.17  2001/11/23 08:38:51  lampret
114
// Changed DSR/DRR behavior and exception detection.
115
//
116
// Revision 1.16  2001/11/20 21:30:38  lampret
117
// Added OR1200_REGISTERED_INPUTS.
118
//
119
// Revision 1.15  2001/11/19 14:29:48  simons
120
// Cashes disabled.
121
//
122
// Revision 1.14  2001/11/13 10:02:21  lampret
123
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
124
//
125
// Revision 1.13  2001/11/12 01:45:40  lampret
126
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
127
//
128
// Revision 1.12  2001/11/10 03:43:57  lampret
129
// Fixed exceptions.
130
//
131
// Revision 1.11  2001/11/02 18:57:14  lampret
132
// Modified virtual silicon instantiations.
133
//
134
// Revision 1.10  2001/10/21 17:57:16  lampret
135
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
136
//
137
// Revision 1.9  2001/10/19 23:28:46  lampret
138
// Fixed some synthesis warnings. Configured with caches and MMUs.
139
//
140
// Revision 1.8  2001/10/14 13:12:09  lampret
141
// MP3 version.
142
//
143
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
144
// no message
145
//
146
// Revision 1.3  2001/08/17 08:01:19  lampret
147
// IC enable/disable.
148
//
149
// Revision 1.2  2001/08/13 03:36:20  lampret
150
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
151
//
152
// Revision 1.1  2001/08/09 13:39:33  lampret
153
// Major clean-up.
154
//
155
// Revision 1.2  2001/07/22 03:31:54  lampret
156
// Fixed RAM's oen bug. Cache bypass under development.
157
//
158
// Revision 1.1  2001/07/20 00:46:03  lampret
159
// Development version of RTL. Libraries are missing.
160
//
161
//
162
 
163
//
164
// Dump VCD
165
//
166
//`define OR1200_VCD_DUMP
167
 
168
//
169
// Generate debug messages during simulation
170
//
171
//`define OR1200_VERBOSE
172
 
173 737 lampret
//`define OR1200_ASIC
174 504 lampret
////////////////////////////////////////////////////////
175
//
176
// Typical configuration for an ASIC
177
//
178
`ifdef OR1200_ASIC
179
 
180
//
181
// Target ASIC memories
182
//
183
//`define OR1200_ARTISAN_SSP
184
//`define OR1200_ARTISAN_SDP
185
//`define OR1200_ARTISAN_STP
186
`define OR1200_VIRTUALSILICON_SSP
187 778 lampret
`define OR1200_VIRTUALSILICON_STP_T1
188
//`define OR1200_VIRTUALSILICON_STP_T2
189 504 lampret
 
190
//
191
// Do not implement Data cache
192
//
193
//`define OR1200_NO_DC
194
 
195
//
196
// Do not implement Insn cache
197
//
198
//`define OR1200_NO_IC
199
 
200
//
201
// Do not implement Data MMU
202
//
203
//`define OR1200_NO_DMMU
204
 
205
//
206
// Do not implement Insn MMU
207
//
208
//`define OR1200_NO_IMMU
209
 
210
//
211 944 lampret
// Select between ASIC optimized and generic multiplier
212 504 lampret
//
213 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
214 504 lampret
//
215 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
216
`define OR1200_GENERIC_MULTP2_32X32
217 504 lampret
 
218
//
219
// Size/type of insn/data cache if implemented
220
//
221
// `define OR1200_IC_1W_4KB
222
`define OR1200_IC_1W_8KB
223
// `define OR1200_DC_1W_4KB
224
`define OR1200_DC_1W_8KB
225
 
226
`else
227
 
228
 
229
/////////////////////////////////////////////////////////
230
//
231
// Typical configuration for an FPGA
232
//
233
 
234
//
235
// Target FPGA memories
236
//
237
`define OR1200_XILINX_RAMB4
238 776 lampret
//`define OR1200_XILINX_RAM32X1D
239 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
240 504 lampret
 
241
//
242
// Do not implement Data cache
243
//
244
//`define OR1200_NO_DC
245
 
246
//
247
// Do not implement Insn cache
248
//
249
//`define OR1200_NO_IC
250
 
251
//
252
// Do not implement Data MMU
253
//
254
//`define OR1200_NO_DMMU
255
 
256
//
257
// Do not implement Insn MMU
258
//
259
//`define OR1200_NO_IMMU
260
 
261
//
262 944 lampret
// Select between ASIC and generic multiplier
263 504 lampret
//
264 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
265 504 lampret
//
266
//`define OR1200_ASIC_MULTP2_32X32
267
`define OR1200_GENERIC_MULTP2_32X32
268
 
269
//
270
// Size/type of insn/data cache if implemented
271
// (consider available FPGA memory resources)
272
//
273
`define OR1200_IC_1W_4KB
274
//`define OR1200_IC_1W_8KB
275
`define OR1200_DC_1W_4KB
276
//`define OR1200_DC_1W_8KB
277
 
278
`endif
279
 
280
 
281
//////////////////////////////////////////////////////////
282
//
283
// Do not change below unless you know what you are doing
284
//
285
 
286 788 lampret
//
287 944 lampret
// Register OR1200 WISHBONE outputs
288
// (must be defined/enabled)
289
//
290
`define OR1200_REGISTERED_OUTPUTS
291
 
292
//
293
// Register OR1200 WISHBONE inputs
294
//
295
// (must be undefined/disabled)
296
//
297
//`define OR1200_REGISTERED_INPUTS
298
 
299
//
300 895 lampret
// Disable bursts if they are not supported by the
301
// memory subsystem (only affect cache line fill)
302
//
303
//`define OR1200_NO_BURSTS
304
//
305
 
306
//
307 944 lampret
// WISHBONE retry counter range
308
//
309
// 2^value range for retry counter. Retry counter
310
// is activated whenever *wb_rty_i is asserted and
311
// until retry counter expires, corresponding
312
// WISHBONE interface is deactivated.
313
//
314
// To disable retry counters and *wb_rty_i all together,
315
// undefine this macro.
316
//
317
//`define OR1200_WB_RETRY 7
318
 
319
//
320 977 lampret
// Store buffer
321
//
322
// It will improve performance by "caching" CPU stores
323
// using store buffer. This is most important for function
324
// prologues because DC can only work in write though mode
325
// and all stores would have to complete external WB writes
326
// to memory.
327
// Store buffer is between DC and data BIU.
328
// All stores will be stored into store buffer and immediately
329
// completed by the CPU, even though actual external writes
330
// will be performed later. As a consequence store buffer masks
331
// all data bus errors related to stores (data bus errors
332
// related to loads are delivered normally).
333
// All pending CPU loads will wait until store buffer is empty to
334
// ensure strict memory model. Right now this is necessary because
335
// we don't make destinction between cached and cache inhibited
336
// address space, so we simply empty store buffer until loads
337
// can begin.
338
//
339 984 lampret
// [SB hasn't been tested yet, so don't enable it just yet!]
340
//
341
//`define OR1200_SB_IMPLEMENTED
342 977 lampret
 
343
//
344 788 lampret
// Enable additional synthesis directives if using
345 790 lampret
// _Synopsys_ synthesis tool
346 788 lampret
//
347
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
348
 
349
//
350 504 lampret
// Operand width / register file address width
351 788 lampret
//
352
// (DO NOT CHANGE)
353
//
354 504 lampret
`define OR1200_OPERAND_WIDTH            32
355
`define OR1200_REGFILE_ADDR_WIDTH       5
356
 
357
//
358
// Implement rotate in the ALU
359
//
360
//`define OR1200_IMPL_ALU_ROTATE
361
 
362
//
363
// Type of ALU compare to implement
364
//
365
//`define OR1200_IMPL_ALU_COMP1
366
`define OR1200_IMPL_ALU_COMP2
367
 
368
//
369
// Select between low-power (larger) multiplier or faster multiplier
370
//
371 776 lampret
//`define OR1200_LOWPWR_MULT
372 504 lampret
 
373
//
374
// Clock synchronization for RISC clk and WB divided clocks
375
//
376
// If you plan to run WB:RISC clock 1:1, you can comment these two
377
//
378
`define OR1200_CLKDIV_2_SUPPORTED
379 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
380 504 lampret
 
381
//
382
// Type of register file RAM
383
//
384 870 lampret
// Memory macro w/ two ports (see or1200_hdtp_32x32.v)
385 504 lampret
// `define OR1200_RFRAM_TWOPORT
386 870 lampret
//
387
// Memory macro dual port (see or1200_hddp_32x32.v)
388
`define OR1200_RFRAM_DUALPORT
389
//
390
// ... otherwise generic (flip-flop based) register file
391 504 lampret
 
392
//
393 776 lampret
// Type of mem2reg aligner to implement.
394 504 lampret
//
395 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
396
// circuit, however with today tools it will
397
// most probably give you slower circuit.
398
//
399
`define OR1200_IMPL_MEM2REG1
400
//`define OR1200_IMPL_MEM2REG2
401 504 lampret
 
402
//
403
// Simulate l.div and l.divu
404
//
405
// If commented, l.div/l.divu will produce undefined result. If enabled,
406
// div instructions will be simulated, but not synthesized ! OR1200
407
// does not have a hardware divider.
408
//
409
`define OR1200_SIM_ALU_DIV
410
`define OR1200_SIM_ALU_DIVU
411
 
412
//
413
// ALUOPs
414
//
415
`define OR1200_ALUOP_WIDTH      4
416 636 lampret
`define OR1200_ALUOP_NOP        4'd4
417 504 lampret
/* Order defined by arith insns that have two source operands both in regs
418
   (see binutils/include/opcode/or32.h) */
419
`define OR1200_ALUOP_ADD        4'd0
420
`define OR1200_ALUOP_ADDC       4'd1
421
`define OR1200_ALUOP_SUB        4'd2
422
`define OR1200_ALUOP_AND        4'd3
423 636 lampret
`define OR1200_ALUOP_OR         4'd4
424 504 lampret
`define OR1200_ALUOP_XOR        4'd5
425
`define OR1200_ALUOP_MUL        4'd6
426
`define OR1200_ALUOP_SHROT      4'd8
427
`define OR1200_ALUOP_DIV        4'd9
428
`define OR1200_ALUOP_DIVU       4'd10
429
/* Order not specifically defined. */
430
`define OR1200_ALUOP_IMM        4'd11
431
`define OR1200_ALUOP_MOVHI      4'd12
432
`define OR1200_ALUOP_COMP       4'd13
433
`define OR1200_ALUOP_MTSR       4'd14
434
`define OR1200_ALUOP_MFSR       4'd15
435
 
436
//
437
// MACOPs
438
//
439
`define OR1200_MACOP_WIDTH      2
440
`define OR1200_MACOP_NOP        2'b00
441
`define OR1200_MACOP_MAC        2'b01
442
`define OR1200_MACOP_MSB        2'b10
443
 
444
//
445
// Shift/rotate ops
446
//
447
`define OR1200_SHROTOP_WIDTH    2
448
`define OR1200_SHROTOP_NOP      2'd0
449
`define OR1200_SHROTOP_SLL      2'd0
450
`define OR1200_SHROTOP_SRL      2'd1
451
`define OR1200_SHROTOP_SRA      2'd2
452
`define OR1200_SHROTOP_ROR      2'd3
453
 
454
// Execution cycles per instruction
455
`define OR1200_MULTICYCLE_WIDTH 2
456
`define OR1200_ONE_CYCLE                2'd0
457
`define OR1200_TWO_CYCLES               2'd1
458
 
459
// Operand MUX selects
460
`define OR1200_SEL_WIDTH                2
461
`define OR1200_SEL_RF                   2'd0
462
`define OR1200_SEL_IMM                  2'd1
463
`define OR1200_SEL_EX_FORW              2'd2
464
`define OR1200_SEL_WB_FORW              2'd3
465
 
466
//
467
// BRANCHOPs
468
//
469
`define OR1200_BRANCHOP_WIDTH           3
470
`define OR1200_BRANCHOP_NOP             3'd0
471
`define OR1200_BRANCHOP_J               3'd1
472
`define OR1200_BRANCHOP_JR              3'd2
473
`define OR1200_BRANCHOP_BAL             3'd3
474
`define OR1200_BRANCHOP_BF              3'd4
475
`define OR1200_BRANCHOP_BNF             3'd5
476
`define OR1200_BRANCHOP_RFE             3'd6
477
 
478
//
479
// LSUOPs
480
//
481
// Bit 0: sign extend
482
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
483
// Bit 3: 0 load, 1 store
484
`define OR1200_LSUOP_WIDTH              4
485
`define OR1200_LSUOP_NOP                4'b0000
486
`define OR1200_LSUOP_LBZ                4'b0010
487
`define OR1200_LSUOP_LBS                4'b0011
488
`define OR1200_LSUOP_LHZ                4'b0100
489
`define OR1200_LSUOP_LHS                4'b0101
490
`define OR1200_LSUOP_LWZ                4'b0110
491
`define OR1200_LSUOP_LWS                4'b0111
492
`define OR1200_LSUOP_LD         4'b0001
493
`define OR1200_LSUOP_SD         4'b1000
494
`define OR1200_LSUOP_SB         4'b1010
495
`define OR1200_LSUOP_SH         4'b1100
496
`define OR1200_LSUOP_SW         4'b1110
497
 
498
// FETCHOPs
499
`define OR1200_FETCHOP_WIDTH            1
500
`define OR1200_FETCHOP_NOP              1'b0
501
`define OR1200_FETCHOP_LW               1'b1
502
 
503
//
504
// Register File Write-Back OPs
505
//
506
// Bit 0: register file write enable
507
// Bits 2-1: write-back mux selects
508
`define OR1200_RFWBOP_WIDTH             3
509
`define OR1200_RFWBOP_NOP               3'b000
510
`define OR1200_RFWBOP_ALU               3'b001
511
`define OR1200_RFWBOP_LSU               3'b011
512
`define OR1200_RFWBOP_SPRS              3'b101
513
`define OR1200_RFWBOP_LR                3'b111
514
 
515
// Compare instructions
516
`define OR1200_COP_SFEQ       3'b000
517
`define OR1200_COP_SFNE       3'b001
518
`define OR1200_COP_SFGT       3'b010
519
`define OR1200_COP_SFGE       3'b011
520
`define OR1200_COP_SFLT       3'b100
521
`define OR1200_COP_SFLE       3'b101
522
`define OR1200_COP_X          3'b111
523
`define OR1200_SIGNED_COMPARE 'd3
524
`define OR1200_COMPOP_WIDTH     4
525
 
526
//
527
// TAGs for instruction bus
528
//
529
`define OR1200_ITAG_IDLE        4'h0    // idle bus
530
`define OR1200_ITAG_NI          4'h1    // normal insn
531
`define OR1200_ITAG_BE          4'hb    // Bus error exception
532
`define OR1200_ITAG_PE          4'hc    // Page fault exception
533
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
534
 
535
//
536
// TAGs for data bus
537
//
538
`define OR1200_DTAG_IDLE        4'h0    // idle bus
539
`define OR1200_DTAG_ND          4'h1    // normal data
540
`define OR1200_DTAG_AE          4'ha    // Alignment exception
541
`define OR1200_DTAG_BE          4'hb    // Bus error exception
542
`define OR1200_DTAG_PE          4'hc    // Page fault exception
543
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
544
 
545
 
546
//////////////////////////////////////////////
547
//
548
// ORBIS32 ISA specifics
549
//
550
 
551
// SHROT_OP position in machine word
552
`define OR1200_SHROTOP_POS              7:6
553
 
554
// ALU instructions multicycle field in machine word
555
`define OR1200_ALUMCYC_POS              9:8
556
 
557
//
558
// Instruction opcode groups (basic)
559
//
560
`define OR1200_OR32_J                 6'b000000
561
`define OR1200_OR32_JAL               6'b000001
562
`define OR1200_OR32_BNF               6'b000011
563
`define OR1200_OR32_BF                6'b000100
564
`define OR1200_OR32_NOP               6'b000101
565
`define OR1200_OR32_MOVHI             6'b000110
566
`define OR1200_OR32_XSYNC             6'b001000
567
`define OR1200_OR32_RFE               6'b001001
568
/* */
569
`define OR1200_OR32_JR                6'b010001
570
`define OR1200_OR32_JALR              6'b010010
571
`define OR1200_OR32_MACI              6'b010011
572
/* */
573
`define OR1200_OR32_LWZ               6'b100001
574
`define OR1200_OR32_LBZ               6'b100011
575
`define OR1200_OR32_LBS               6'b100100
576
`define OR1200_OR32_LHZ               6'b100101
577
`define OR1200_OR32_LHS               6'b100110
578
`define OR1200_OR32_ADDI              6'b100111
579
`define OR1200_OR32_ADDIC             6'b101000
580
`define OR1200_OR32_ANDI              6'b101001
581
`define OR1200_OR32_ORI               6'b101010
582
`define OR1200_OR32_XORI              6'b101011
583
`define OR1200_OR32_MULI              6'b101100
584
`define OR1200_OR32_MFSPR             6'b101101
585
`define OR1200_OR32_SH_ROTI           6'b101110
586
`define OR1200_OR32_SFXXI             6'b101111
587
/* */
588
`define OR1200_OR32_MTSPR             6'b110000
589
`define OR1200_OR32_MACMSB            6'b110001
590
/* */
591
`define OR1200_OR32_SW                6'b110101
592
`define OR1200_OR32_SB                6'b110110
593
`define OR1200_OR32_SH                6'b110111
594
`define OR1200_OR32_ALU               6'b111000
595
`define OR1200_OR32_SFXX              6'b111001
596
 
597
 
598
/////////////////////////////////////////////////////
599
//
600
// Exceptions
601
//
602
`define OR1200_EXCEPT_WIDTH 4
603
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
604
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
605
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
606
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
607
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
608
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
609
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
610 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
611 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
612
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
613 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
614 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
615
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
616
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
617
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
618
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
619
 
620
 
621
/////////////////////////////////////////////////////
622
//
623
// SPR groups
624
//
625
 
626
// Bits that define the group
627
`define OR1200_SPR_GROUP_BITS   15:11
628
 
629
// Width of the group bits
630
`define OR1200_SPR_GROUP_WIDTH  5
631
 
632
// Bits that define offset inside the group
633
`define OR1200_SPR_OFS_BITS 10:0
634
 
635
// List of groups
636
`define OR1200_SPR_GROUP_SYS    5'd00
637
`define OR1200_SPR_GROUP_DMMU   5'd01
638
`define OR1200_SPR_GROUP_IMMU   5'd02
639
`define OR1200_SPR_GROUP_DC     5'd03
640
`define OR1200_SPR_GROUP_IC     5'd04
641
`define OR1200_SPR_GROUP_MAC    5'd05
642
`define OR1200_SPR_GROUP_DU     5'd06
643
`define OR1200_SPR_GROUP_PM     5'd08
644
`define OR1200_SPR_GROUP_PIC    5'd09
645
`define OR1200_SPR_GROUP_TT     5'd10
646
 
647
 
648
/////////////////////////////////////////////////////
649
//
650
// System group
651
//
652
 
653
//
654
// System registers
655
//
656
`define OR1200_SPR_CFGR         7'd0
657
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
658
`define OR1200_SPR_NPC          11'd16
659
`define OR1200_SPR_SR           11'd17
660
`define OR1200_SPR_PPC          11'd18
661
`define OR1200_SPR_EPCR         11'd32
662
`define OR1200_SPR_EEAR         11'd48
663
`define OR1200_SPR_ESR          11'd64
664
 
665
//
666
// SR bits
667
//
668 589 lampret
`define OR1200_SR_WIDTH 16
669
`define OR1200_SR_SM   0
670
`define OR1200_SR_TEE  1
671
`define OR1200_SR_IEE  2
672 504 lampret
`define OR1200_SR_DCE  3
673
`define OR1200_SR_ICE  4
674
`define OR1200_SR_DME  5
675
`define OR1200_SR_IME  6
676
`define OR1200_SR_LEE  7
677
`define OR1200_SR_CE   8
678
`define OR1200_SR_F    9
679 589 lampret
`define OR1200_SR_CY   10       // Unused
680
`define OR1200_SR_OV   11       // Unused
681
`define OR1200_SR_OVE  12       // Unused
682
`define OR1200_SR_DSX  13       // Unused
683
`define OR1200_SR_EPH  14
684
`define OR1200_SR_FO   15
685
`define OR1200_SR_CID  31:28    // Unimplemented
686 504 lampret
 
687
// Bits that define offset inside the group
688
`define OR1200_SPROFS_BITS 10:0
689
 
690
//
691
// VR, UPR and Configuration Registers
692
//
693
 
694
// Define if you want configuration registers implemented
695
`define OR1200_CFGR_IMPLEMENTED
696
 
697
// Define if you want full address decode inside SYS group
698
`define OR1200_SYS_FULL_DECODE
699
 
700
// Offsets of VR, UPR and CFGR registers
701
`define OR1200_SPRGRP_SYS_VR            4'h0
702
`define OR1200_SPRGRP_SYS_UPR           4'h1
703
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
704
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
705
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
706
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
707
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
708
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
709
 
710
// VR fields
711
`define OR1200_VR_REV_BITS              5:0
712
`define OR1200_VR_RES1_BITS             15:6
713
`define OR1200_VR_CFG_BITS              23:16
714
`define OR1200_VR_VER_BITS              31:24
715
 
716
// VR values
717
`define OR1200_VR_REV                   6'h00
718
`define OR1200_VR_RES1                  10'h000
719
`define OR1200_VR_CFG                   8'h00
720
`define OR1200_VR_VER                   8'h12
721
 
722
// UPR fields
723
`define OR1200_UPR_UP_BITS              0
724
`define OR1200_UPR_DCP_BITS             1
725
`define OR1200_UPR_ICP_BITS             2
726
`define OR1200_UPR_DMP_BITS             3
727
`define OR1200_UPR_IMP_BITS             4
728
`define OR1200_UPR_MP_BITS              5
729
`define OR1200_UPR_DUP_BITS             6
730
`define OR1200_UPR_PCUP_BITS            7
731
`define OR1200_UPR_PMP_BITS             8
732
`define OR1200_UPR_PICP_BITS            9
733
`define OR1200_UPR_TTP_BITS             10
734
`define OR1200_UPR_RES1_BITS            23:11
735
`define OR1200_UPR_CUP_BITS             31:24
736
 
737
// UPR values
738
`define OR1200_UPR_UP                   1'b1
739
`define OR1200_UPR_DCP                  1'b1
740
`define OR1200_UPR_ICP                  1'b1
741
`define OR1200_UPR_DMP                  1'b1
742
`define OR1200_UPR_IMP                  1'b1
743
`define OR1200_UPR_MP                   1'b1
744
`define OR1200_UPR_DUP                  1'b1
745
`define OR1200_UPR_PCUP         1'b0
746
`define OR1200_UPR_PMP                  1'b1
747
`define OR1200_UPR_PICP         1'b1
748
`define OR1200_UPR_TTP                  1'b1
749
`define OR1200_UPR_RES1         13'h0000
750
`define OR1200_UPR_CUP                  8'h00
751
 
752
// CPUCFGR fields
753
`define OR1200_CPUCFGR_NSGF_BITS        3:0
754
`define OR1200_CPUCFGR_HGF_BITS 4
755
`define OR1200_CPUCFGR_OB32S_BITS       5
756
`define OR1200_CPUCFGR_OB64S_BITS       6
757
`define OR1200_CPUCFGR_OF32S_BITS       7
758
`define OR1200_CPUCFGR_OF64S_BITS       8
759
`define OR1200_CPUCFGR_OV64S_BITS       9
760
`define OR1200_CPUCFGR_RES1_BITS        31:10
761
 
762
// CPUCFGR values
763
`define OR1200_CPUCFGR_NSGF             4'h0
764
`define OR1200_CPUCFGR_HGF              1'b0
765
`define OR1200_CPUCFGR_OB32S            1'b1
766
`define OR1200_CPUCFGR_OB64S            1'b0
767
`define OR1200_CPUCFGR_OF32S            1'b0
768
`define OR1200_CPUCFGR_OF64S            1'b0
769
`define OR1200_CPUCFGR_OV64S            1'b0
770
`define OR1200_CPUCFGR_RES1             22'h000000
771
 
772
// DMMUCFGR fields
773
`define OR1200_DMMUCFGR_NTW_BITS        1:0
774
`define OR1200_DMMUCFGR_NTS_BITS        4:2
775
`define OR1200_DMMUCFGR_NAE_BITS        7:5
776
`define OR1200_DMMUCFGR_CRI_BITS        8
777
`define OR1200_DMMUCFGR_PRI_BITS        9
778
`define OR1200_DMMUCFGR_TEIRI_BITS      10
779
`define OR1200_DMMUCFGR_HTR_BITS        11
780
`define OR1200_DMMUCFGR_RES1_BITS       31:12
781
 
782
// DMMUCFGR values
783
`define OR1200_DMMUCFGR_NTW             2'h0
784
`define OR1200_DMMUCFGR_NTS             3'h5
785
`define OR1200_DMMUCFGR_NAE             3'h0
786
`define OR1200_DMMUCFGR_CRI             1'b0
787
`define OR1200_DMMUCFGR_PRI             1'b0
788
`define OR1200_DMMUCFGR_TEIRI           1'b1
789
`define OR1200_DMMUCFGR_HTR             1'b0
790
`define OR1200_DMMUCFGR_RES1            20'h00000
791
 
792
// IMMUCFGR fields
793
`define OR1200_IMMUCFGR_NTW_BITS        1:0
794
`define OR1200_IMMUCFGR_NTS_BITS        4:2
795
`define OR1200_IMMUCFGR_NAE_BITS        7:5
796
`define OR1200_IMMUCFGR_CRI_BITS        8
797
`define OR1200_IMMUCFGR_PRI_BITS        9
798
`define OR1200_IMMUCFGR_TEIRI_BITS      10
799
`define OR1200_IMMUCFGR_HTR_BITS        11
800
`define OR1200_IMMUCFGR_RES1_BITS       31:12
801
 
802
// IMMUCFGR values
803
`define OR1200_IMMUCFGR_NTW             2'h0
804
`define OR1200_IMMUCFGR_NTS             3'h5
805
`define OR1200_IMMUCFGR_NAE             3'h0
806
`define OR1200_IMMUCFGR_CRI             1'b0
807
`define OR1200_IMMUCFGR_PRI             1'b0
808
`define OR1200_IMMUCFGR_TEIRI           1'b1
809
`define OR1200_IMMUCFGR_HTR             1'b0
810
`define OR1200_IMMUCFGR_RES1            20'h00000
811
 
812
// DCCFGR fields
813
`define OR1200_DCCFGR_NCW_BITS          2:0
814
`define OR1200_DCCFGR_NCS_BITS          6:3
815
`define OR1200_DCCFGR_CBS_BITS          7
816
`define OR1200_DCCFGR_CWS_BITS          8
817
`define OR1200_DCCFGR_CCRI_BITS 9
818
`define OR1200_DCCFGR_CBIRI_BITS        10
819
`define OR1200_DCCFGR_CBPRI_BITS        11
820
`define OR1200_DCCFGR_CBLRI_BITS        12
821
`define OR1200_DCCFGR_CBFRI_BITS        13
822
`define OR1200_DCCFGR_CBWBRI_BITS       14
823
`define OR1200_DCCFGR_RES1_BITS 31:15
824
 
825
// DCCFGR values
826
`define OR1200_DCCFGR_NCW               3'h0
827
`define OR1200_DCCFGR_NCS               4'h5
828
`define OR1200_DCCFGR_CBS               1'b0
829
`define OR1200_DCCFGR_CWS               1'b0
830
`define OR1200_DCCFGR_CCRI              1'b1
831
`define OR1200_DCCFGR_CBIRI             1'b1
832
`define OR1200_DCCFGR_CBPRI             1'b0
833
`define OR1200_DCCFGR_CBLRI             1'b0
834
`define OR1200_DCCFGR_CBFRI             1'b0
835
`define OR1200_DCCFGR_CBWBRI            1'b1
836
`define OR1200_DCCFGR_RES1              17'h00000
837
 
838
// ICCFGR fields
839
`define OR1200_ICCFGR_NCW_BITS          2:0
840
`define OR1200_ICCFGR_NCS_BITS          6:3
841
`define OR1200_ICCFGR_CBS_BITS          7
842
`define OR1200_ICCFGR_CWS_BITS          8
843
`define OR1200_ICCFGR_CCRI_BITS 9
844
`define OR1200_ICCFGR_CBIRI_BITS        10
845
`define OR1200_ICCFGR_CBPRI_BITS        11
846
`define OR1200_ICCFGR_CBLRI_BITS        12
847
`define OR1200_ICCFGR_CBFRI_BITS        13
848
`define OR1200_ICCFGR_CBWBRI_BITS       14
849
`define OR1200_ICCFGR_RES1_BITS 31:15
850
 
851
// ICCFGR values
852
`define OR1200_ICCFGR_NCW               3'h0
853
`define OR1200_ICCFGR_NCS               4'h5
854
`define OR1200_ICCFGR_CBS               1'b0
855
`define OR1200_ICCFGR_CWS               1'b0
856
`define OR1200_ICCFGR_CCRI              1'b1
857
`define OR1200_ICCFGR_CBIRI             1'b1
858
`define OR1200_ICCFGR_CBPRI             1'b0
859
`define OR1200_ICCFGR_CBLRI             1'b0
860
`define OR1200_ICCFGR_CBFRI             1'b0
861
`define OR1200_ICCFGR_CBWBRI            1'b1
862
`define OR1200_ICCFGR_RES1              17'h00000
863
 
864
// DCFGR fields
865
`define OR1200_DCFGR_NDP_BITS           2:0
866
`define OR1200_DCFGR_WPCI_BITS          3
867
`define OR1200_DCFGR_RES1_BITS          31:4
868
 
869
// DCFGR values
870
`define OR1200_DCFGR_NDP                3'h0
871
`define OR1200_DCFGR_WPCI               1'b0
872
`define OR1200_DCFGR_RES1               28'h0000000
873
 
874
 
875
/////////////////////////////////////////////////////
876
//
877
// Power Management (PM)
878
//
879
 
880
// Define it if you want PM implemented
881
`define OR1200_PM_IMPLEMENTED
882
 
883
// Bit positions inside PMR (don't change)
884
`define OR1200_PM_PMR_SDF 3:0
885
`define OR1200_PM_PMR_DME 4
886
`define OR1200_PM_PMR_SME 5
887
`define OR1200_PM_PMR_DCGE 6
888
`define OR1200_PM_PMR_UNUSED 31:7
889
 
890
// PMR offset inside PM group of registers
891
`define OR1200_PM_OFS_PMR 11'b0
892
 
893
// PM group
894
`define OR1200_SPRGRP_PM 5'd8
895
 
896
// Define if PMR can be read/written at any address inside PM group
897
`define OR1200_PM_PARTIAL_DECODING
898
 
899
// Define if reading PMR is allowed
900
`define OR1200_PM_READREGS
901
 
902
// Define if unused PMR bits should be zero
903
`define OR1200_PM_UNUSED_ZERO
904
 
905
 
906
/////////////////////////////////////////////////////
907
//
908
// Debug Unit (DU)
909
//
910
 
911
// Define it if you want DU implemented
912
`define OR1200_DU_IMPLEMENTED
913
 
914 895 lampret
// Define if you want trace buffer
915
// (for now only available for Xilinx Virtex FPGAs)
916 962 lampret
`ifdef OR1200_ASIC
917
`else
918 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
919 962 lampret
`endif
920 895 lampret
 
921 504 lampret
// Address offsets of DU registers inside DU group
922 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
923
`define OR1200_DU_OFS_DMR2 11'd17
924
`define OR1200_DU_OFS_DSR 11'd20
925
`define OR1200_DU_OFS_DRR 11'd21
926 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
927
`define OR1200_DU_OFS_TBIA 11'h1xx
928
`define OR1200_DU_OFS_TBIM 11'h2xx
929
`define OR1200_DU_OFS_TBAR 11'h3xx
930
`define OR1200_DU_OFS_TBTS 11'h4xx
931 504 lampret
 
932
// Position of offset bits inside SPR address
933 895 lampret
`define OR1200_DUOFS_BITS 10:0
934 504 lampret
 
935
// Define if you want these DU registers to be implemented
936
`define OR1200_DU_DMR1
937
`define OR1200_DU_DMR2
938
`define OR1200_DU_DSR
939
`define OR1200_DU_DRR
940
 
941
// DMR1 bits
942
`define OR1200_DU_DMR1_ST 22
943
 
944
// DSR bits
945
`define OR1200_DU_DSR_WIDTH     14
946
`define OR1200_DU_DSR_RSTE      0
947
`define OR1200_DU_DSR_BUSEE     1
948
`define OR1200_DU_DSR_DPFE      2
949
`define OR1200_DU_DSR_IPFE      3
950 589 lampret
`define OR1200_DU_DSR_TTE       4
951 504 lampret
`define OR1200_DU_DSR_AE        5
952
`define OR1200_DU_DSR_IIE       6
953 589 lampret
`define OR1200_DU_DSR_IE        7
954 504 lampret
`define OR1200_DU_DSR_DME       8
955
`define OR1200_DU_DSR_IME       9
956
`define OR1200_DU_DSR_RE        10
957
`define OR1200_DU_DSR_SCE       11
958
`define OR1200_DU_DSR_BE        12
959
`define OR1200_DU_DSR_TE        13
960
 
961
// DRR bits
962
`define OR1200_DU_DRR_RSTE      0
963
`define OR1200_DU_DRR_BUSEE     1
964
`define OR1200_DU_DRR_DPFE      2
965
`define OR1200_DU_DRR_IPFE      3
966 589 lampret
`define OR1200_DU_DRR_TTE       4
967 504 lampret
`define OR1200_DU_DRR_AE        5
968
`define OR1200_DU_DRR_IIE       6
969 589 lampret
`define OR1200_DU_DRR_IE        7
970 504 lampret
`define OR1200_DU_DRR_DME       8
971
`define OR1200_DU_DRR_IME       9
972
`define OR1200_DU_DRR_RE        10
973
`define OR1200_DU_DRR_SCE       11
974
`define OR1200_DU_DRR_BE        12
975
`define OR1200_DU_DRR_TE        13
976
 
977
// Define if reading DU regs is allowed
978
`define OR1200_DU_READREGS
979
 
980
// Define if unused DU registers bits should be zero
981
`define OR1200_DU_UNUSED_ZERO
982
 
983
// DU operation commands
984
`define OR1200_DU_OP_READSPR    3'd4
985
`define OR1200_DU_OP_WRITESPR   3'd5
986
 
987 737 lampret
// Define if IF/LSU status is not needed by devel i/f
988
`define OR1200_DU_STATUS_UNIMPLEMENTED
989 504 lampret
 
990
/////////////////////////////////////////////////////
991
//
992
// Programmable Interrupt Controller (PIC)
993
//
994
 
995
// Define it if you want PIC implemented
996
`define OR1200_PIC_IMPLEMENTED
997
 
998
// Define number of interrupt inputs (2-31)
999
`define OR1200_PIC_INTS 20
1000
 
1001
// Address offsets of PIC registers inside PIC group
1002
`define OR1200_PIC_OFS_PICMR 2'd0
1003
`define OR1200_PIC_OFS_PICSR 2'd2
1004
 
1005
// Position of offset bits inside SPR address
1006
`define OR1200_PICOFS_BITS 1:0
1007
 
1008
// Define if you want these PIC registers to be implemented
1009
`define OR1200_PIC_PICMR
1010
`define OR1200_PIC_PICSR
1011
 
1012
// Define if reading PIC registers is allowed
1013
`define OR1200_PIC_READREGS
1014
 
1015
// Define if unused PIC register bits should be zero
1016
`define OR1200_PIC_UNUSED_ZERO
1017
 
1018
 
1019
/////////////////////////////////////////////////////
1020
//
1021
// Tick Timer (TT)
1022
//
1023
 
1024
// Define it if you want TT implemented
1025
`define OR1200_TT_IMPLEMENTED
1026
 
1027
// Address offsets of TT registers inside TT group
1028
`define OR1200_TT_OFS_TTMR 1'd0
1029
`define OR1200_TT_OFS_TTCR 1'd1
1030
 
1031
// Position of offset bits inside SPR group
1032
`define OR1200_TTOFS_BITS 0
1033
 
1034
// Define if you want these TT registers to be implemented
1035
`define OR1200_TT_TTMR
1036
`define OR1200_TT_TTCR
1037
 
1038
// TTMR bits
1039
`define OR1200_TT_TTMR_TP 27:0
1040
`define OR1200_TT_TTMR_IP 28
1041
`define OR1200_TT_TTMR_IE 29
1042
`define OR1200_TT_TTMR_M 31:30
1043
 
1044
// Define if reading TT registers is allowed
1045
`define OR1200_TT_READREGS
1046
 
1047
 
1048
//////////////////////////////////////////////
1049
//
1050
// MAC
1051
//
1052
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1053
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1054
 
1055
 
1056
//////////////////////////////////////////////
1057
//
1058
// Data MMU (DMMU)
1059
//
1060
 
1061
//
1062
// Address that selects between TLB TR and MR
1063
//
1064 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1065 504 lampret
 
1066
//
1067
// DTLBMR fields
1068
//
1069
`define OR1200_DTLBMR_V_BITS    0
1070
`define OR1200_DTLBMR_CID_BITS  4:1
1071
`define OR1200_DTLBMR_RES_BITS  11:5
1072
`define OR1200_DTLBMR_VPN_BITS  31:13
1073
 
1074
//
1075
// DTLBTR fields
1076
//
1077
`define OR1200_DTLBTR_CC_BITS   0
1078
`define OR1200_DTLBTR_CI_BITS   1
1079
`define OR1200_DTLBTR_WBC_BITS  2
1080
`define OR1200_DTLBTR_WOM_BITS  3
1081
`define OR1200_DTLBTR_A_BITS    4
1082
`define OR1200_DTLBTR_D_BITS    5
1083
`define OR1200_DTLBTR_URE_BITS  6
1084
`define OR1200_DTLBTR_UWE_BITS  7
1085
`define OR1200_DTLBTR_SRE_BITS  8
1086
`define OR1200_DTLBTR_SWE_BITS  9
1087
`define OR1200_DTLBTR_RES_BITS  11:10
1088
`define OR1200_DTLBTR_PPN_BITS  31:13
1089
 
1090
//
1091
// DTLB configuration
1092
//
1093
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1094
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1095
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1096
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1097
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1098
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1099
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1100
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1101
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1102
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1103
 
1104 660 lampret
//
1105
// Cache inhibit while DMMU is not enabled/implemented
1106
//
1107
// cache inhibited 0GB-4GB              1'b1
1108 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1109
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1110
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1111
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1112 660 lampret
// cached 0GB-4GB                       1'b0
1113
//
1114
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1115 504 lampret
 
1116 660 lampret
 
1117 504 lampret
//////////////////////////////////////////////
1118
//
1119
// Insn MMU (IMMU)
1120
//
1121
 
1122
//
1123
// Address that selects between TLB TR and MR
1124
//
1125 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1126 504 lampret
 
1127
//
1128
// ITLBMR fields
1129
//
1130
`define OR1200_ITLBMR_V_BITS    0
1131
`define OR1200_ITLBMR_CID_BITS  4:1
1132
`define OR1200_ITLBMR_RES_BITS  11:5
1133
`define OR1200_ITLBMR_VPN_BITS  31:13
1134
 
1135
//
1136
// ITLBTR fields
1137
//
1138
`define OR1200_ITLBTR_CC_BITS   0
1139
`define OR1200_ITLBTR_CI_BITS   1
1140
`define OR1200_ITLBTR_WBC_BITS  2
1141
`define OR1200_ITLBTR_WOM_BITS  3
1142
`define OR1200_ITLBTR_A_BITS    4
1143
`define OR1200_ITLBTR_D_BITS    5
1144
`define OR1200_ITLBTR_SXE_BITS  6
1145
`define OR1200_ITLBTR_UXE_BITS  7
1146
`define OR1200_ITLBTR_RES_BITS  11:8
1147
`define OR1200_ITLBTR_PPN_BITS  31:13
1148
 
1149
//
1150
// ITLB configuration
1151
//
1152
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1153
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1154
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1155
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1156
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1157
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1158
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1159
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1160
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1161
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1162
 
1163 660 lampret
//
1164
// Cache inhibit while IMMU is not enabled/implemented
1165 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1166 660 lampret
//
1167
// cache inhibited 0GB-4GB              1'b1
1168 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1169
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1170
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1171
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1172 660 lampret
// cached 0GB-4GB                       1'b0
1173
//
1174 735 lampret
`define OR1200_IMMU_CI                  1'b0
1175 504 lampret
 
1176 660 lampret
 
1177 504 lampret
/////////////////////////////////////////////////
1178
//
1179
// Insn cache (IC)
1180
//
1181
 
1182
// 3 for 8 bytes, 4 for 16 bytes etc
1183
`define OR1200_ICLS             4
1184
 
1185
//
1186
// IC configurations
1187
//
1188
`ifdef OR1200_IC_1W_4KB
1189
`define OR1200_ICSIZE                   12                      // 4096
1190
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1191
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1192
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1193
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1194
`define OR1200_ICTAG_W                  21
1195
`endif
1196
`ifdef OR1200_IC_1W_8KB
1197
`define OR1200_ICSIZE                   13                      // 8192
1198
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1199
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1200
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1201
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1202
`define OR1200_ICTAG_W                  20
1203
`endif
1204
 
1205
 
1206
/////////////////////////////////////////////////
1207
//
1208
// Data cache (DC)
1209
//
1210
 
1211
// 3 for 8 bytes, 4 for 16 bytes etc
1212
`define OR1200_DCLS             4
1213
 
1214 636 lampret
// Define to perform store refill (potential performance penalty)
1215
// `define OR1200_DC_STORE_REFILL
1216
 
1217 504 lampret
//
1218
// DC configurations
1219
//
1220
`ifdef OR1200_DC_1W_4KB
1221
`define OR1200_DCSIZE                   12                      // 4096
1222
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1223
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1224
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1225
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1226
`define OR1200_DCTAG_W                  21
1227
`endif
1228
`ifdef OR1200_DC_1W_8KB
1229
`define OR1200_DCSIZE                   13                      // 8192
1230
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1231
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1232
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1233
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1234
`define OR1200_DCTAG_W                  20
1235
`endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.