OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1163

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
48
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
49
//
50 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
51
// Added store buffer.
52
//
53 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
54
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
55
//
56 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
57
// Some of the warnings fixed.
58
//
59 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
60
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
61
//
62 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
63
// Fixed combinational loops.
64
//
65 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
66
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
67
//
68 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
69
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
70
//
71 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
72
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
73
//
74 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
75
// Changed DSR/DRR behavior and exception detection.
76
//
77
// Revision 1.12  2001/11/20 00:57:22  lampret
78
// Fixed width of du_except.
79
//
80
// Revision 1.11  2001/11/18 08:36:28  lampret
81
// For GDB changed single stepping and disabled trap exception.
82
//
83
// Revision 1.10  2001/10/21 17:57:16  lampret
84
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
85
//
86
// Revision 1.9  2001/10/14 13:12:10  lampret
87
// MP3 version.
88
//
89
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
90
// no message
91
//
92
// Revision 1.4  2001/08/13 03:36:20  lampret
93
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
94
//
95
// Revision 1.3  2001/08/09 13:39:33  lampret
96
// Major clean-up.
97
//
98
// Revision 1.2  2001/07/22 03:31:54  lampret
99
// Fixed RAM's oen bug. Cache bypass under development.
100
//
101
// Revision 1.1  2001/07/20 00:46:21  lampret
102
// Development version of RTL. Libraries are missing.
103
//
104
//
105
 
106
// synopsys translate_off
107
`include "timescale.v"
108
// synopsys translate_on
109
`include "or1200_defines.v"
110
 
111
module or1200_top(
112
        // System
113
        clk_i, rst_i, pic_ints_i, clmode_i,
114
 
115
        // Instruction WISHBONE INTERFACE
116
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
117 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
118
`ifdef OR1200_WB_CAB
119
        iwb_cab_o,
120
`endif
121
`ifdef OR1200_WB_B3
122
        iwb_cti_o, iwb_bte_o,
123
`endif
124 504 lampret
        // Data WISHBONE INTERFACE
125
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
126 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
127
`ifdef OR1200_WB_CAB
128
        dwb_cab_o,
129
`endif
130
`ifdef OR1200_WB_B3
131
        dwb_cti_o, dwb_bte_o,
132
`endif
133 504 lampret
 
134
        // External Debug Interface
135
        dbg_stall_i, dbg_dat_i, dbg_adr_i, dbg_op_i, dbg_ewt_i,
136
        dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o, dbg_dat_o,
137
 
138 1063 lampret
`ifdef OR1200_BIST
139
        // RAM BIST
140
        scanb_rst, scanb_si, scanb_so, scanb_en, scanb_clk,
141
`endif
142 504 lampret
        // Power Management
143
        pm_cpustall_i,
144
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
145
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
146
 
147
);
148
 
149
parameter dw = `OR1200_OPERAND_WIDTH;
150
parameter aw = `OR1200_OPERAND_WIDTH;
151
parameter ppic_ints = `OR1200_PIC_INTS;
152
 
153
//
154
// I/O
155
//
156
 
157
//
158
// System
159
//
160
input                   clk_i;
161
input                   rst_i;
162
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
163
input   [ppic_ints-1:0]  pic_ints_i;
164
 
165
//
166
// Instruction WISHBONE interface
167
//
168
input                   iwb_clk_i;      // clock input
169
input                   iwb_rst_i;      // reset input
170
input                   iwb_ack_i;      // normal termination
171
input                   iwb_err_i;      // termination w/ error
172
input                   iwb_rty_i;      // termination w/ retry
173
input   [dw-1:0] iwb_dat_i;      // input data bus
174
output                  iwb_cyc_o;      // cycle valid output
175
output  [aw-1:0] iwb_adr_o;      // address bus outputs
176
output                  iwb_stb_o;      // strobe output
177
output                  iwb_we_o;       // indicates write transfer
178
output  [3:0]            iwb_sel_o;      // byte select outputs
179 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
180
`ifdef OR1200_WB_CAB
181 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
182 1104 lampret
`endif
183
`ifdef OR1200_WB_B3
184
output  [2:0]            iwb_cti_o;      // cycle type identifier
185
output  [1:0]            iwb_bte_o;      // burst type extension
186
`endif
187 504 lampret
 
188
//
189
// Data WISHBONE interface
190
//
191
input                   dwb_clk_i;      // clock input
192
input                   dwb_rst_i;      // reset input
193
input                   dwb_ack_i;      // normal termination
194
input                   dwb_err_i;      // termination w/ error
195
input                   dwb_rty_i;      // termination w/ retry
196
input   [dw-1:0] dwb_dat_i;      // input data bus
197
output                  dwb_cyc_o;      // cycle valid output
198
output  [aw-1:0] dwb_adr_o;      // address bus outputs
199
output                  dwb_stb_o;      // strobe output
200
output                  dwb_we_o;       // indicates write transfer
201
output  [3:0]            dwb_sel_o;      // byte select outputs
202 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
203
`ifdef OR1200_WB_CAB
204 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
205 1104 lampret
`endif
206
`ifdef OR1200_WB_B3
207
output  [2:0]            dwb_cti_o;      // cycle type identifier
208
output  [1:0]            dwb_bte_o;      // burst type extension
209
`endif
210 504 lampret
 
211
//
212
// External Debug Interface
213
//
214
input                   dbg_stall_i;    // External Stall Input
215
input   [dw-1:0] dbg_dat_i;      // External Data Input
216
input   [aw-1:0] dbg_adr_i;      // External Address Input
217
input   [2:0]            dbg_op_i;       // External Operation Select Input
218
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
219
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
220
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
221
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
222
output                  dbg_bp_o;       // Breakpoint Output
223
output  [dw-1:0] dbg_dat_o;      // External Data Output
224
 
225 1063 lampret
`ifdef OR1200_BIST
226 504 lampret
//
227 1063 lampret
// RAM BIST
228
//
229
input                   scanb_rst,
230
                        scanb_si,
231
                        scanb_en,
232
                        scanb_clk;
233
output                  scanb_so;
234
`endif
235
 
236
//
237 504 lampret
// Power Management
238
//
239
input                   pm_cpustall_i;
240
output  [3:0]            pm_clksd_o;
241
output                  pm_dc_gate_o;
242
output                  pm_ic_gate_o;
243
output                  pm_dmmu_gate_o;
244
output                  pm_immu_gate_o;
245
output                  pm_tt_gate_o;
246
output                  pm_cpu_gate_o;
247
output                  pm_wakeup_o;
248
output                  pm_lvolt_o;
249
 
250
 
251
//
252
// Internal wires and regs
253
//
254
 
255
//
256 977 lampret
// DC to SB
257 504 lampret
//
258 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
259
wire    [aw-1:0] dcsb_adr_dc;
260
wire                    dcsb_cyc_dc;
261
wire                    dcsb_stb_dc;
262
wire                    dcsb_we_dc;
263
wire    [3:0]            dcsb_sel_dc;
264
wire                    dcsb_cab_dc;
265
wire    [dw-1:0] dcsb_dat_sb;
266
wire                    dcsb_ack_sb;
267
wire                    dcsb_err_sb;
268 504 lampret
 
269
//
270 977 lampret
// SB to BIU
271
//
272
wire    [dw-1:0] sbbiu_dat_sb;
273
wire    [aw-1:0] sbbiu_adr_sb;
274
wire                    sbbiu_cyc_sb;
275
wire                    sbbiu_stb_sb;
276
wire                    sbbiu_we_sb;
277
wire    [3:0]            sbbiu_sel_sb;
278
wire                    sbbiu_cab_sb;
279
wire    [dw-1:0] sbbiu_dat_biu;
280
wire                    sbbiu_ack_biu;
281
wire                    sbbiu_err_biu;
282
 
283
//
284 504 lampret
// IC to BIU
285
//
286
wire    [dw-1:0] icbiu_dat_ic;
287
wire    [aw-1:0] icbiu_adr_ic;
288
wire                    icbiu_cyc_ic;
289
wire                    icbiu_stb_ic;
290
wire                    icbiu_we_ic;
291
wire    [3:0]            icbiu_sel_ic;
292
wire    [3:0]            icbiu_tag_ic;
293
wire    [dw-1:0] icbiu_dat_biu;
294
wire                    icbiu_ack_biu;
295
wire                    icbiu_err_biu;
296
wire    [3:0]            icbiu_tag_biu;
297
 
298
//
299
// CPU's SPR access to various RISC units (shared wires)
300
//
301
wire                    supv;
302
wire    [aw-1:0] spr_addr;
303
wire    [dw-1:0] spr_dat_cpu;
304
wire    [31:0]           spr_cs;
305
wire                    spr_we;
306
 
307
//
308
// DMMU and CPU
309
//
310
wire                    dmmu_en;
311
wire    [31:0]           spr_dat_dmmu;
312
 
313
//
314
// DMMU and DC
315
//
316
wire                    dcdmmu_err_dc;
317
wire    [3:0]            dcdmmu_tag_dc;
318
wire    [aw-1:0] dcdmmu_adr_dmmu;
319 660 lampret
wire                    dcdmmu_cycstb_dmmu;
320 504 lampret
wire                    dcdmmu_ci_dmmu;
321
 
322
//
323
// CPU and data memory subsystem
324
//
325
wire                    dc_en;
326
wire    [31:0]           dcpu_adr_cpu;
327
wire                    dcpu_we_cpu;
328
wire    [3:0]            dcpu_sel_cpu;
329
wire    [3:0]            dcpu_tag_cpu;
330
wire    [31:0]           dcpu_dat_cpu;
331
wire    [31:0]           dcpu_dat_dc;
332
wire                    dcpu_ack_dc;
333
wire                    dcpu_rty_dc;
334
wire                    dcpu_err_dmmu;
335
wire    [3:0]            dcpu_tag_dmmu;
336
 
337
//
338
// IMMU and CPU
339
//
340
wire                    immu_en;
341
wire    [31:0]           spr_dat_immu;
342
 
343
//
344
// CPU and insn memory subsystem
345
//
346
wire                    ic_en;
347
wire    [31:0]           icpu_adr_cpu;
348 660 lampret
wire                    icpu_cycstb_cpu;
349 504 lampret
wire    [3:0]            icpu_sel_cpu;
350
wire    [3:0]            icpu_tag_cpu;
351
wire    [31:0]           icpu_dat_ic;
352
wire                    icpu_ack_ic;
353
wire    [31:0]           icpu_adr_immu;
354
wire                    icpu_err_immu;
355
wire    [3:0]            icpu_tag_immu;
356
 
357
//
358
// IMMU and IC
359
//
360
wire    [aw-1:0] icimmu_adr_immu;
361 617 lampret
wire                    icimmu_rty_ic;
362 504 lampret
wire                    icimmu_err_ic;
363
wire    [3:0]            icimmu_tag_ic;
364 660 lampret
wire                    icimmu_cycstb_immu;
365 504 lampret
wire                    icimmu_ci_immu;
366
 
367
//
368
// Connection between CPU and PIC
369
//
370
wire    [dw-1:0] spr_dat_pic;
371
wire                    pic_wakeup;
372 589 lampret
wire                    sig_int;
373 504 lampret
 
374
//
375
// Connection between CPU and PM
376
//
377
wire    [dw-1:0] spr_dat_pm;
378
 
379
//
380
// CPU and TT
381
//
382
wire    [dw-1:0] spr_dat_tt;
383 589 lampret
wire                    sig_tick;
384 504 lampret
 
385
//
386
// Debug port and caches/MMUs
387
//
388
wire    [dw-1:0] spr_dat_du;
389
wire                    du_stall;
390
wire    [dw-1:0] du_addr;
391
wire    [dw-1:0] du_dat_du;
392
wire                    du_read;
393
wire                    du_write;
394
wire    [12:0]           du_except;
395
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
396 636 lampret
wire    [dw-1:0] du_dat_cpu;
397 504 lampret
 
398
wire                    ex_freeze;
399
wire    [31:0]           ex_insn;
400
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
401 895 lampret
wire    [31:0]           spr_dat_npc;
402
wire    [31:0]           rf_dataw;
403 504 lampret
 
404 1063 lampret
`ifdef OR1200_BIST
405
//
406
// RAM BIST
407
//
408
wire                    scanb_immu_so;
409
wire                    scanb_ic_so;
410
wire                    scanb_dmmu_so;
411
wire                    scanb_dc_so;
412
wire                    scanb_immu_si = scanb_si;
413
wire                    scanb_ic_si = scanb_immu_so;
414
wire                    scanb_dmmu_si = scanb_ic_so;
415
wire                    scanb_dc_si = scanb_dmmu_so;
416
assign                  scanb_so = scanb_dc_so;
417
`endif
418 895 lampret
 
419 1063 lampret
 
420 504 lampret
//
421
// Instantiation of Instruction WISHBONE BIU
422
//
423
or1200_wb_biu iwb_biu(
424
        // RISC clk, rst and clock control
425
        .clk(clk_i),
426
        .rst(rst_i),
427
        .clmode(clmode_i),
428
 
429
        // WISHBONE interface
430
        .wb_clk_i(iwb_clk_i),
431
        .wb_rst_i(iwb_rst_i),
432
        .wb_ack_i(iwb_ack_i),
433
        .wb_err_i(iwb_err_i),
434
        .wb_rty_i(iwb_rty_i),
435
        .wb_dat_i(iwb_dat_i),
436
        .wb_cyc_o(iwb_cyc_o),
437
        .wb_adr_o(iwb_adr_o),
438
        .wb_stb_o(iwb_stb_o),
439
        .wb_we_o(iwb_we_o),
440
        .wb_sel_o(iwb_sel_o),
441 1104 lampret
        .wb_dat_o(iwb_dat_o),
442
`ifdef OR1200_WB_CAB
443 504 lampret
        .wb_cab_o(iwb_cab_o),
444 1104 lampret
`endif
445
`ifdef OR1200_WB_B3
446
        .wb_cti_o(iwb_cti_o),
447
        .wb_bte_o(iwb_bte_o),
448
`endif
449 504 lampret
 
450
        // Internal RISC bus
451
        .biu_dat_i(icbiu_dat_ic),
452
        .biu_adr_i(icbiu_adr_ic),
453
        .biu_cyc_i(icbiu_cyc_ic),
454
        .biu_stb_i(icbiu_stb_ic),
455
        .biu_we_i(icbiu_we_ic),
456
        .biu_sel_i(icbiu_sel_ic),
457
        .biu_cab_i(icbiu_cab_ic),
458
        .biu_dat_o(icbiu_dat_biu),
459
        .biu_ack_o(icbiu_ack_biu),
460
        .biu_err_o(icbiu_err_biu)
461
);
462
 
463
//
464
// Instantiation of Data WISHBONE BIU
465
//
466
or1200_wb_biu dwb_biu(
467
        // RISC clk, rst and clock control
468
        .clk(clk_i),
469
        .rst(rst_i),
470
        .clmode(clmode_i),
471
 
472
        // WISHBONE interface
473
        .wb_clk_i(dwb_clk_i),
474
        .wb_rst_i(dwb_rst_i),
475
        .wb_ack_i(dwb_ack_i),
476
        .wb_err_i(dwb_err_i),
477
        .wb_rty_i(dwb_rty_i),
478
        .wb_dat_i(dwb_dat_i),
479
        .wb_cyc_o(dwb_cyc_o),
480
        .wb_adr_o(dwb_adr_o),
481
        .wb_stb_o(dwb_stb_o),
482
        .wb_we_o(dwb_we_o),
483
        .wb_sel_o(dwb_sel_o),
484 1104 lampret
        .wb_dat_o(dwb_dat_o),
485
`ifdef OR1200_WB_CAB
486 504 lampret
        .wb_cab_o(dwb_cab_o),
487 1104 lampret
`endif
488
`ifdef OR1200_WB_B3
489
        .wb_cti_o(dwb_cti_o),
490
        .wb_bte_o(dwb_bte_o),
491
`endif
492 504 lampret
 
493
        // Internal RISC bus
494 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
495
        .biu_adr_i(sbbiu_adr_sb),
496
        .biu_cyc_i(sbbiu_cyc_sb),
497
        .biu_stb_i(sbbiu_stb_sb),
498
        .biu_we_i(sbbiu_we_sb),
499
        .biu_sel_i(sbbiu_sel_sb),
500
        .biu_cab_i(sbbiu_cab_sb),
501
        .biu_dat_o(sbbiu_dat_biu),
502
        .biu_ack_o(sbbiu_ack_biu),
503
        .biu_err_o(sbbiu_err_biu)
504 504 lampret
);
505
 
506
//
507
// Instantiation of IMMU
508
//
509
or1200_immu_top or1200_immu_top(
510
        // Rst and clk
511
        .clk(clk_i),
512
        .rst(rst_i),
513
 
514 1063 lampret
`ifdef OR1200_BIST
515
        // RAM BIST
516
        .scanb_rst(scanb_rst),
517
        .scanb_si(scanb_immu_si),
518
        .scanb_so(scanb_immu_so),
519
        .scanb_en(scanb_en),
520
        .scanb_clk(scanb_clk),
521
`endif
522
 
523 504 lampret
        // CPU i/f
524
        .ic_en(ic_en),
525
        .immu_en(immu_en),
526
        .supv(supv),
527
        .icpu_adr_i(icpu_adr_cpu),
528 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
529 504 lampret
        .icpu_adr_o(icpu_adr_immu),
530
        .icpu_tag_o(icpu_tag_immu),
531 617 lampret
        .icpu_rty_o(icpu_rty_immu),
532 504 lampret
        .icpu_err_o(icpu_err_immu),
533
 
534
        // SPR access
535
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
536
        .spr_write(spr_we),
537
        .spr_addr(spr_addr),
538
        .spr_dat_i(spr_dat_cpu),
539
        .spr_dat_o(spr_dat_immu),
540
 
541
        // IC i/f
542 617 lampret
        .icimmu_rty_i(icimmu_rty_ic),
543 504 lampret
        .icimmu_err_i(icimmu_err_ic),
544
        .icimmu_tag_i(icimmu_tag_ic),
545
        .icimmu_adr_o(icimmu_adr_immu),
546 660 lampret
        .icimmu_cycstb_o(icimmu_cycstb_immu),
547 504 lampret
        .icimmu_ci_o(icimmu_ci_immu)
548
);
549
 
550
//
551
// Instantiation of Instruction Cache
552
//
553
or1200_ic_top or1200_ic_top(
554
        .clk(clk_i),
555
        .rst(rst_i),
556
 
557 1063 lampret
`ifdef OR1200_BIST
558
        // RAM BIST
559
        .scanb_rst(scanb_rst),
560
        .scanb_si(scanb_ic_si),
561
        .scanb_so(scanb_ic_so),
562
        .scanb_en(scanb_en),
563
        .scanb_clk(scanb_clk),
564
`endif
565
 
566 504 lampret
        // IC and CPU/IMMU
567
        .ic_en(ic_en),
568
        .icimmu_adr_i(icimmu_adr_immu),
569 660 lampret
        .icimmu_cycstb_i(icimmu_cycstb_immu),
570 504 lampret
        .icimmu_ci_i(icimmu_ci_immu),
571
        .icpu_sel_i(icpu_sel_cpu),
572
        .icpu_tag_i(icpu_tag_cpu),
573
        .icpu_dat_o(icpu_dat_ic),
574
        .icpu_ack_o(icpu_ack_ic),
575 617 lampret
        .icimmu_rty_o(icimmu_rty_ic),
576 504 lampret
        .icimmu_err_o(icimmu_err_ic),
577
        .icimmu_tag_o(icimmu_tag_ic),
578
 
579
        // SPR access
580
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
581
        .spr_write(spr_we),
582
        .spr_dat_i(spr_dat_cpu),
583
 
584
        // IC and BIU
585
        .icbiu_dat_o(icbiu_dat_ic),
586
        .icbiu_adr_o(icbiu_adr_ic),
587
        .icbiu_cyc_o(icbiu_cyc_ic),
588
        .icbiu_stb_o(icbiu_stb_ic),
589
        .icbiu_we_o(icbiu_we_ic),
590
        .icbiu_sel_o(icbiu_sel_ic),
591
        .icbiu_cab_o(icbiu_cab_ic),
592
        .icbiu_dat_i(icbiu_dat_biu),
593
        .icbiu_ack_i(icbiu_ack_biu),
594
        .icbiu_err_i(icbiu_err_biu)
595
);
596
 
597
//
598
// Instantiation of Instruction Cache
599
//
600
or1200_cpu or1200_cpu(
601
        .clk(clk_i),
602
        .rst(rst_i),
603
 
604
        // Connection IC and IFETCHER inside CPU
605
        .ic_en(ic_en),
606
        .icpu_adr_o(icpu_adr_cpu),
607 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
608 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
609
        .icpu_tag_o(icpu_tag_cpu),
610
        .icpu_dat_i(icpu_dat_ic),
611
        .icpu_ack_i(icpu_ack_ic),
612 617 lampret
        .icpu_rty_i(icpu_rty_immu),
613 504 lampret
        .icpu_adr_i(icpu_adr_immu),
614
        .icpu_err_i(icpu_err_immu),
615
        .icpu_tag_i(icpu_tag_immu),
616
 
617
        // Connection CPU to external Debug port
618
        .ex_freeze(ex_freeze),
619
        .ex_insn(ex_insn),
620
        .branch_op(branch_op),
621
        .du_stall(du_stall),
622
        .du_addr(du_addr),
623
        .du_dat_du(du_dat_du),
624
        .du_read(du_read),
625
        .du_write(du_write),
626
        .du_dsr(du_dsr),
627
        .du_except(du_except),
628 636 lampret
        .du_dat_cpu(du_dat_cpu),
629 895 lampret
        .rf_dataw(rf_dataw),
630 504 lampret
 
631 895 lampret
 
632 504 lampret
        // Connection IMMU and CPU internally
633
        .immu_en(immu_en),
634
 
635
        // Connection DC and CPU
636
        .dc_en(dc_en),
637
        .dcpu_adr_o(dcpu_adr_cpu),
638 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
639 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
640
        .dcpu_sel_o(dcpu_sel_cpu),
641
        .dcpu_tag_o(dcpu_tag_cpu),
642
        .dcpu_dat_o(dcpu_dat_cpu),
643
        .dcpu_dat_i(dcpu_dat_dc),
644
        .dcpu_ack_i(dcpu_ack_dc),
645
        .dcpu_rty_i(dcpu_rty_dc),
646
        .dcpu_err_i(dcpu_err_dmmu),
647
        .dcpu_tag_i(dcpu_tag_dmmu),
648
 
649
        // Connection DMMU and CPU internally
650
        .dmmu_en(dmmu_en),
651
 
652
        // Connection PIC and CPU's EXCEPT
653 589 lampret
        .sig_int(sig_int),
654
        .sig_tick(sig_tick),
655 504 lampret
 
656
        // SPRs
657
        .supv(supv),
658
        .spr_addr(spr_addr),
659 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
660 504 lampret
        .spr_dat_pic(spr_dat_pic),
661
        .spr_dat_tt(spr_dat_tt),
662
        .spr_dat_pm(spr_dat_pm),
663
        .spr_dat_dmmu(spr_dat_dmmu),
664
        .spr_dat_immu(spr_dat_immu),
665
        .spr_dat_du(spr_dat_du),
666 895 lampret
        .spr_dat_npc(spr_dat_npc),
667 504 lampret
        .spr_cs(spr_cs),
668
        .spr_we(spr_we)
669
);
670
 
671
//
672
// Instantiation of DMMU
673
//
674
or1200_dmmu_top or1200_dmmu_top(
675
        // Rst and clk
676
        .clk(clk_i),
677
        .rst(rst_i),
678
 
679 1063 lampret
`ifdef OR1200_BIST
680
        // RAM BIST
681
        .scanb_rst(scanb_rst),
682
        .scanb_si(scanb_dmmu_si),
683
        .scanb_so(scanb_dmmu_so),
684
        .scanb_en(scanb_en),
685
        .scanb_clk(scanb_clk),
686
`endif
687
 
688 504 lampret
        // CPU i/f
689
        .dc_en(dc_en),
690
        .dmmu_en(dmmu_en),
691
        .supv(supv),
692
        .dcpu_adr_i(dcpu_adr_cpu),
693 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
694 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
695
        .dcpu_tag_o(dcpu_tag_dmmu),
696
        .dcpu_err_o(dcpu_err_dmmu),
697
 
698
        // SPR access
699
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
700
        .spr_write(spr_we),
701
        .spr_addr(spr_addr),
702
        .spr_dat_i(spr_dat_cpu),
703
        .spr_dat_o(spr_dat_dmmu),
704
 
705
        // DC i/f
706
        .dcdmmu_err_i(dcdmmu_err_dc),
707
        .dcdmmu_tag_i(dcdmmu_tag_dc),
708
        .dcdmmu_adr_o(dcdmmu_adr_dmmu),
709 660 lampret
        .dcdmmu_cycstb_o(dcdmmu_cycstb_dmmu),
710 504 lampret
        .dcdmmu_ci_o(dcdmmu_ci_dmmu)
711
);
712
 
713
//
714
// Instantiation of Data Cache
715
//
716
or1200_dc_top or1200_dc_top(
717
        .clk(clk_i),
718
        .rst(rst_i),
719
 
720 1063 lampret
`ifdef OR1200_BIST
721
        // RAM BIST
722
        .scanb_rst(scanb_rst),
723
        .scanb_si(scanb_dc_si),
724
        .scanb_so(scanb_dc_so),
725
        .scanb_en(scanb_en),
726
        .scanb_clk(scanb_clk),
727
`endif
728
 
729 504 lampret
        // DC and CPU/DMMU
730
        .dc_en(dc_en),
731
        .dcdmmu_adr_i(dcdmmu_adr_dmmu),
732 660 lampret
        .dcdmmu_cycstb_i(dcdmmu_cycstb_dmmu),
733 504 lampret
        .dcdmmu_ci_i(dcdmmu_ci_dmmu),
734
        .dcpu_we_i(dcpu_we_cpu),
735
        .dcpu_sel_i(dcpu_sel_cpu),
736
        .dcpu_tag_i(dcpu_tag_cpu),
737
        .dcpu_dat_i(dcpu_dat_cpu),
738
        .dcpu_dat_o(dcpu_dat_dc),
739
        .dcpu_ack_o(dcpu_ack_dc),
740
        .dcpu_rty_o(dcpu_rty_dc),
741
        .dcdmmu_err_o(dcdmmu_err_dc),
742
        .dcdmmu_tag_o(dcdmmu_tag_dc),
743
 
744
        // SPR access
745
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
746
        .spr_write(spr_we),
747
        .spr_dat_i(spr_dat_cpu),
748
 
749
        // DC and BIU
750 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
751
        .dcsb_adr_o(dcsb_adr_dc),
752
        .dcsb_cyc_o(dcsb_cyc_dc),
753
        .dcsb_stb_o(dcsb_stb_dc),
754
        .dcsb_we_o(dcsb_we_dc),
755
        .dcsb_sel_o(dcsb_sel_dc),
756
        .dcsb_cab_o(dcsb_cab_dc),
757
        .dcsb_dat_i(dcsb_dat_sb),
758
        .dcsb_ack_i(dcsb_ack_sb),
759
        .dcsb_err_i(dcsb_err_sb)
760 504 lampret
);
761
 
762
//
763 977 lampret
// Instantiation of Store Buffer
764
//
765
or1200_sb or1200_sb(
766
        // RISC clock, reset
767
        .clk(clk_i),
768
        .rst(rst_i),
769
 
770
        // Internal RISC bus (DC<->SB)
771
        .dcsb_dat_i(dcsb_dat_dc),
772
        .dcsb_adr_i(dcsb_adr_dc),
773
        .dcsb_cyc_i(dcsb_cyc_dc),
774
        .dcsb_stb_i(dcsb_stb_dc),
775
        .dcsb_we_i(dcsb_we_dc),
776
        .dcsb_sel_i(dcsb_sel_dc),
777
        .dcsb_cab_i(dcsb_cab_dc),
778
        .dcsb_dat_o(dcsb_dat_sb),
779
        .dcsb_ack_o(dcsb_ack_sb),
780
        .dcsb_err_o(dcsb_err_sb),
781
 
782
        // SB and BIU
783
        .sbbiu_dat_o(sbbiu_dat_sb),
784
        .sbbiu_adr_o(sbbiu_adr_sb),
785
        .sbbiu_cyc_o(sbbiu_cyc_sb),
786
        .sbbiu_stb_o(sbbiu_stb_sb),
787
        .sbbiu_we_o(sbbiu_we_sb),
788
        .sbbiu_sel_o(sbbiu_sel_sb),
789
        .sbbiu_cab_o(sbbiu_cab_sb),
790
        .sbbiu_dat_i(sbbiu_dat_biu),
791
        .sbbiu_ack_i(sbbiu_ack_biu),
792
        .sbbiu_err_i(sbbiu_err_biu)
793
);
794
 
795
//
796 504 lampret
// Instantiation of Debug Unit
797
//
798
or1200_du or1200_du(
799
        // RISC Internal Interface
800
        .clk(clk_i),
801
        .rst(rst_i),
802 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
803 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
804 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
805 504 lampret
        .ex_freeze(ex_freeze),
806
        .branch_op(branch_op),
807
        .ex_insn(ex_insn),
808
        .du_dsr(du_dsr),
809
 
810 895 lampret
        // For Trace buffer
811
        .spr_dat_npc(spr_dat_npc),
812
        .rf_dataw(rf_dataw),
813
 
814 504 lampret
        // DU's access to SPR unit
815
        .du_stall(du_stall),
816
        .du_addr(du_addr),
817 636 lampret
        .du_dat_i(du_dat_cpu),
818 504 lampret
        .du_dat_o(du_dat_du),
819
        .du_read(du_read),
820
        .du_write(du_write),
821
        .du_except(du_except),
822
 
823
        // Access to DU's SPRs
824
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
825
        .spr_write(spr_we),
826
        .spr_addr(spr_addr),
827
        .spr_dat_i(spr_dat_cpu),
828
        .spr_dat_o(spr_dat_du),
829
 
830
        // External Debug Interface
831
        .dbg_stall_i(dbg_stall_i),
832
        .dbg_dat_i(dbg_dat_i),
833
        .dbg_adr_i(dbg_adr_i),
834
        .dbg_op_i(dbg_op_i),
835
        .dbg_ewt_i(dbg_ewt_i),
836
        .dbg_lss_o(dbg_lss_o),
837
        .dbg_is_o(dbg_is_o),
838
        .dbg_wp_o(dbg_wp_o),
839
        .dbg_bp_o(dbg_bp_o),
840
        .dbg_dat_o(dbg_dat_o)
841
);
842
 
843
//
844
// Programmable interrupt controller
845
//
846
or1200_pic or1200_pic(
847
        // RISC Internal Interface
848
        .clk(clk_i),
849
        .rst(rst_i),
850
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
851
        .spr_write(spr_we),
852
        .spr_addr(spr_addr),
853
        .spr_dat_i(spr_dat_cpu),
854
        .spr_dat_o(spr_dat_pic),
855
        .pic_wakeup(pic_wakeup),
856 589 lampret
        .int(sig_int),
857 504 lampret
 
858
        // PIC Interface
859
        .pic_int(pic_ints_i)
860
);
861
 
862
//
863
// Instantiation of Tick timer
864
//
865
or1200_tt or1200_tt(
866
        // RISC Internal Interface
867
        .clk(clk_i),
868
        .rst(rst_i),
869 617 lampret
        .du_stall(du_stall),
870 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
871
        .spr_write(spr_we),
872
        .spr_addr(spr_addr),
873
        .spr_dat_i(spr_dat_cpu),
874
        .spr_dat_o(spr_dat_tt),
875 589 lampret
        .int(sig_tick)
876 504 lampret
);
877
 
878
//
879
// Instantiation of Power Management
880
//
881
or1200_pm or1200_pm(
882
        // RISC Internal Interface
883
        .clk(clk_i),
884
        .rst(rst_i),
885
        .pic_wakeup(pic_wakeup),
886
        .spr_write(spr_we),
887
        .spr_addr(spr_addr),
888
        .spr_dat_i(spr_dat_cpu),
889
        .spr_dat_o(spr_dat_pm),
890
 
891
        // Power Management Interface
892
        .pm_cpustall(pm_cpustall_i),
893
        .pm_clksd(pm_clksd_o),
894
        .pm_dc_gate(pm_dc_gate_o),
895
        .pm_ic_gate(pm_ic_gate_o),
896
        .pm_dmmu_gate(pm_dmmu_gate_o),
897
        .pm_immu_gate(pm_immu_gate_o),
898
        .pm_tt_gate(pm_tt_gate_o),
899
        .pm_cpu_gate(pm_cpu_gate_o),
900
        .pm_wakeup(pm_wakeup_o),
901
        .pm_lvolt(pm_lvolt_o)
902
);
903
 
904
 
905
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.