OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1778

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1229 simons
// Revision 1.10.4.5  2004/01/15 06:46:38  markom
48
// interface to debug changed; no more opselect; stb-ack protocol
49
//
50 1226 markom
// Revision 1.10.4.4  2003/12/09 11:46:49  simons
51
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
52
//
53 1214 simons
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
54
// Fixed instantiation name.
55
//
56 1209 lampret
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
57
// Added three missing wire declarations. No functional changes.
58
//
59 1175 lampret
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
60
// Added embedded memory QMEM.
61
//
62 1171 lampret
// Revision 1.10  2002/12/08 08:57:56  lampret
63
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
64
//
65 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
66
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
67
//
68 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
69
// Added store buffer.
70
//
71 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
72
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
73
//
74 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
75
// Some of the warnings fixed.
76
//
77 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
78
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
79
//
80 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
81
// Fixed combinational loops.
82
//
83 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
84
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
85
//
86 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
87
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
88
//
89 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
90
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
91
//
92 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
93
// Changed DSR/DRR behavior and exception detection.
94
//
95
// Revision 1.12  2001/11/20 00:57:22  lampret
96
// Fixed width of du_except.
97
//
98
// Revision 1.11  2001/11/18 08:36:28  lampret
99
// For GDB changed single stepping and disabled trap exception.
100
//
101
// Revision 1.10  2001/10/21 17:57:16  lampret
102
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
103
//
104
// Revision 1.9  2001/10/14 13:12:10  lampret
105
// MP3 version.
106
//
107
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
108
// no message
109
//
110
// Revision 1.4  2001/08/13 03:36:20  lampret
111
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
112
//
113
// Revision 1.3  2001/08/09 13:39:33  lampret
114
// Major clean-up.
115
//
116
// Revision 1.2  2001/07/22 03:31:54  lampret
117
// Fixed RAM's oen bug. Cache bypass under development.
118
//
119
// Revision 1.1  2001/07/20 00:46:21  lampret
120
// Development version of RTL. Libraries are missing.
121
//
122
//
123
 
124
// synopsys translate_off
125
`include "timescale.v"
126
// synopsys translate_on
127
`include "or1200_defines.v"
128
 
129
module or1200_top(
130
        // System
131
        clk_i, rst_i, pic_ints_i, clmode_i,
132
 
133
        // Instruction WISHBONE INTERFACE
134
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
135 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
136
`ifdef OR1200_WB_CAB
137
        iwb_cab_o,
138
`endif
139
`ifdef OR1200_WB_B3
140
        iwb_cti_o, iwb_bte_o,
141
`endif
142 504 lampret
        // Data WISHBONE INTERFACE
143
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
144 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
145
`ifdef OR1200_WB_CAB
146
        dwb_cab_o,
147
`endif
148
`ifdef OR1200_WB_B3
149
        dwb_cti_o, dwb_bte_o,
150
`endif
151 504 lampret
 
152
        // External Debug Interface
153 1226 markom
        dbg_stall_i, dbg_ewt_i, dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o,
154
        dbg_stb_i, dbg_we_i, dbg_adr_i, dbg_dat_i, dbg_dat_o, dbg_ack_o,
155 504 lampret
 
156 1063 lampret
`ifdef OR1200_BIST
157
        // RAM BIST
158 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
159 1063 lampret
`endif
160 504 lampret
        // Power Management
161
        pm_cpustall_i,
162
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
163
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
164
 
165
);
166
 
167
parameter dw = `OR1200_OPERAND_WIDTH;
168
parameter aw = `OR1200_OPERAND_WIDTH;
169
parameter ppic_ints = `OR1200_PIC_INTS;
170
 
171
//
172
// I/O
173
//
174
 
175
//
176
// System
177
//
178
input                   clk_i;
179
input                   rst_i;
180
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
181
input   [ppic_ints-1:0]  pic_ints_i;
182
 
183
//
184
// Instruction WISHBONE interface
185
//
186
input                   iwb_clk_i;      // clock input
187
input                   iwb_rst_i;      // reset input
188
input                   iwb_ack_i;      // normal termination
189
input                   iwb_err_i;      // termination w/ error
190
input                   iwb_rty_i;      // termination w/ retry
191
input   [dw-1:0] iwb_dat_i;      // input data bus
192
output                  iwb_cyc_o;      // cycle valid output
193
output  [aw-1:0] iwb_adr_o;      // address bus outputs
194
output                  iwb_stb_o;      // strobe output
195
output                  iwb_we_o;       // indicates write transfer
196
output  [3:0]            iwb_sel_o;      // byte select outputs
197 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
198
`ifdef OR1200_WB_CAB
199 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
200 1104 lampret
`endif
201
`ifdef OR1200_WB_B3
202
output  [2:0]            iwb_cti_o;      // cycle type identifier
203
output  [1:0]            iwb_bte_o;      // burst type extension
204
`endif
205 504 lampret
 
206
//
207
// Data WISHBONE interface
208
//
209
input                   dwb_clk_i;      // clock input
210
input                   dwb_rst_i;      // reset input
211
input                   dwb_ack_i;      // normal termination
212
input                   dwb_err_i;      // termination w/ error
213
input                   dwb_rty_i;      // termination w/ retry
214
input   [dw-1:0] dwb_dat_i;      // input data bus
215
output                  dwb_cyc_o;      // cycle valid output
216
output  [aw-1:0] dwb_adr_o;      // address bus outputs
217
output                  dwb_stb_o;      // strobe output
218
output                  dwb_we_o;       // indicates write transfer
219
output  [3:0]            dwb_sel_o;      // byte select outputs
220 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
221
`ifdef OR1200_WB_CAB
222 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
223 1104 lampret
`endif
224
`ifdef OR1200_WB_B3
225
output  [2:0]            dwb_cti_o;      // cycle type identifier
226
output  [1:0]            dwb_bte_o;      // burst type extension
227
`endif
228 504 lampret
 
229
//
230
// External Debug Interface
231
//
232
input                   dbg_stall_i;    // External Stall Input
233
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
234
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
235
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
236
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
237
output                  dbg_bp_o;       // Breakpoint Output
238 1226 markom
input                   dbg_stb_i;      // External Address/Data Strobe
239
input                   dbg_we_i;       // External Write Enable
240 1229 simons
output          dbg_ack_o;       // External Acknowledge
241 1226 markom
input   [aw-1:0] dbg_adr_i;      // External Address Input
242
input   [dw-1:0] dbg_dat_i;      // External Data Input
243 504 lampret
output  [dw-1:0] dbg_dat_o;      // External Data Output
244 1226 markom
output                  dbg_ack_i;      // External Data Acknowledge (not WB compatible)
245 504 lampret
 
246 1063 lampret
`ifdef OR1200_BIST
247 504 lampret
//
248 1063 lampret
// RAM BIST
249
//
250 1214 simons
input mbist_si_i;
251
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
252
output mbist_so_o;
253 1063 lampret
`endif
254
 
255
//
256 504 lampret
// Power Management
257
//
258
input                   pm_cpustall_i;
259
output  [3:0]            pm_clksd_o;
260
output                  pm_dc_gate_o;
261
output                  pm_ic_gate_o;
262
output                  pm_dmmu_gate_o;
263
output                  pm_immu_gate_o;
264
output                  pm_tt_gate_o;
265
output                  pm_cpu_gate_o;
266
output                  pm_wakeup_o;
267
output                  pm_lvolt_o;
268
 
269
 
270
//
271
// Internal wires and regs
272
//
273
 
274
//
275 977 lampret
// DC to SB
276 504 lampret
//
277 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
278
wire    [aw-1:0] dcsb_adr_dc;
279
wire                    dcsb_cyc_dc;
280
wire                    dcsb_stb_dc;
281
wire                    dcsb_we_dc;
282
wire    [3:0]            dcsb_sel_dc;
283
wire                    dcsb_cab_dc;
284
wire    [dw-1:0] dcsb_dat_sb;
285
wire                    dcsb_ack_sb;
286
wire                    dcsb_err_sb;
287 504 lampret
 
288
//
289 977 lampret
// SB to BIU
290
//
291
wire    [dw-1:0] sbbiu_dat_sb;
292
wire    [aw-1:0] sbbiu_adr_sb;
293
wire                    sbbiu_cyc_sb;
294
wire                    sbbiu_stb_sb;
295
wire                    sbbiu_we_sb;
296
wire    [3:0]            sbbiu_sel_sb;
297
wire                    sbbiu_cab_sb;
298
wire    [dw-1:0] sbbiu_dat_biu;
299
wire                    sbbiu_ack_biu;
300
wire                    sbbiu_err_biu;
301
 
302
//
303 504 lampret
// IC to BIU
304
//
305
wire    [dw-1:0] icbiu_dat_ic;
306
wire    [aw-1:0] icbiu_adr_ic;
307
wire                    icbiu_cyc_ic;
308
wire                    icbiu_stb_ic;
309
wire                    icbiu_we_ic;
310
wire    [3:0]            icbiu_sel_ic;
311
wire    [3:0]            icbiu_tag_ic;
312 1175 lampret
wire                    icbiu_cab_ic;
313 504 lampret
wire    [dw-1:0] icbiu_dat_biu;
314
wire                    icbiu_ack_biu;
315
wire                    icbiu_err_biu;
316
wire    [3:0]            icbiu_tag_biu;
317
 
318
//
319
// CPU's SPR access to various RISC units (shared wires)
320
//
321
wire                    supv;
322
wire    [aw-1:0] spr_addr;
323
wire    [dw-1:0] spr_dat_cpu;
324
wire    [31:0]           spr_cs;
325
wire                    spr_we;
326
 
327
//
328
// DMMU and CPU
329
//
330
wire                    dmmu_en;
331
wire    [31:0]           spr_dat_dmmu;
332
 
333
//
334 1171 lampret
// DMMU and QMEM
335 504 lampret
//
336 1171 lampret
wire                    qmemdmmu_err_qmem;
337
wire    [3:0]            qmemdmmu_tag_qmem;
338
wire    [aw-1:0] qmemdmmu_adr_dmmu;
339
wire                    qmemdmmu_cycstb_dmmu;
340
wire                    qmemdmmu_ci_dmmu;
341 504 lampret
 
342
//
343
// CPU and data memory subsystem
344
//
345
wire                    dc_en;
346
wire    [31:0]           dcpu_adr_cpu;
347 1175 lampret
wire                    dcpu_cycstb_cpu;
348 504 lampret
wire                    dcpu_we_cpu;
349
wire    [3:0]            dcpu_sel_cpu;
350
wire    [3:0]            dcpu_tag_cpu;
351
wire    [31:0]           dcpu_dat_cpu;
352 1171 lampret
wire    [31:0]           dcpu_dat_qmem;
353
wire                    dcpu_ack_qmem;
354
wire                    dcpu_rty_qmem;
355 504 lampret
wire                    dcpu_err_dmmu;
356
wire    [3:0]            dcpu_tag_dmmu;
357
 
358
//
359
// IMMU and CPU
360
//
361
wire                    immu_en;
362
wire    [31:0]           spr_dat_immu;
363
 
364
//
365
// CPU and insn memory subsystem
366
//
367
wire                    ic_en;
368
wire    [31:0]           icpu_adr_cpu;
369 660 lampret
wire                    icpu_cycstb_cpu;
370 504 lampret
wire    [3:0]            icpu_sel_cpu;
371
wire    [3:0]            icpu_tag_cpu;
372 1171 lampret
wire    [31:0]           icpu_dat_qmem;
373
wire                    icpu_ack_qmem;
374 504 lampret
wire    [31:0]           icpu_adr_immu;
375
wire                    icpu_err_immu;
376
wire    [3:0]            icpu_tag_immu;
377 1175 lampret
wire                    icpu_rty_immu;
378 504 lampret
 
379
//
380 1171 lampret
// IMMU and QMEM
381 504 lampret
//
382 1171 lampret
wire    [aw-1:0] qmemimmu_adr_immu;
383
wire                    qmemimmu_rty_qmem;
384
wire                    qmemimmu_err_qmem;
385
wire    [3:0]            qmemimmu_tag_qmem;
386
wire                    qmemimmu_cycstb_immu;
387
wire                    qmemimmu_ci_immu;
388 504 lampret
 
389
//
390 1171 lampret
// QMEM and IC
391
//
392
wire    [aw-1:0] icqmem_adr_qmem;
393
wire                    icqmem_rty_ic;
394
wire                    icqmem_err_ic;
395
wire    [3:0]            icqmem_tag_ic;
396
wire                    icqmem_cycstb_qmem;
397
wire                    icqmem_ci_qmem;
398
wire    [31:0]           icqmem_dat_ic;
399
wire                    icqmem_ack_ic;
400
 
401
//
402
// QMEM and DC
403
//
404
wire    [aw-1:0] dcqmem_adr_qmem;
405
wire                    dcqmem_rty_dc;
406
wire                    dcqmem_err_dc;
407
wire    [3:0]            dcqmem_tag_dc;
408
wire                    dcqmem_cycstb_qmem;
409
wire                    dcqmem_ci_qmem;
410
wire    [31:0]           dcqmem_dat_dc;
411
wire    [31:0]           dcqmem_dat_qmem;
412
wire                    dcqmem_we_qmem;
413
wire    [3:0]            dcqmem_sel_qmem;
414
wire                    dcqmem_ack_dc;
415
 
416
//
417 504 lampret
// Connection between CPU and PIC
418
//
419
wire    [dw-1:0] spr_dat_pic;
420
wire                    pic_wakeup;
421 589 lampret
wire                    sig_int;
422 504 lampret
 
423
//
424
// Connection between CPU and PM
425
//
426
wire    [dw-1:0] spr_dat_pm;
427
 
428
//
429
// CPU and TT
430
//
431
wire    [dw-1:0] spr_dat_tt;
432 589 lampret
wire                    sig_tick;
433 504 lampret
 
434
//
435
// Debug port and caches/MMUs
436
//
437
wire    [dw-1:0] spr_dat_du;
438
wire                    du_stall;
439
wire    [dw-1:0] du_addr;
440
wire    [dw-1:0] du_dat_du;
441
wire                    du_read;
442
wire                    du_write;
443
wire    [12:0]           du_except;
444
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
445 636 lampret
wire    [dw-1:0] du_dat_cpu;
446 504 lampret
 
447
wire                    ex_freeze;
448
wire    [31:0]           ex_insn;
449
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
450 895 lampret
wire    [31:0]           spr_dat_npc;
451
wire    [31:0]           rf_dataw;
452 504 lampret
 
453 1063 lampret
`ifdef OR1200_BIST
454
//
455
// RAM BIST
456
//
457 1214 simons
wire                    mbist_immu_so;
458
wire                    mbist_ic_so;
459
wire                    mbist_dmmu_so;
460
wire                    mbist_dc_so;
461
wire      mbist_qmem_so;
462
wire                    mbist_immu_si = mbist_si_i;
463
wire                    mbist_ic_si = mbist_immu_so;
464
wire                    mbist_qmem_si = mbist_ic_so;
465
wire                    mbist_dmmu_si = mbist_qmem_so;
466
wire                    mbist_dc_si = mbist_dmmu_so;
467
assign                  mbist_so_o = mbist_dc_so;
468 1063 lampret
`endif
469 895 lampret
 
470 1214 simons
wire  [3:0] icqmem_sel_qmem;
471
wire  [3:0] icqmem_tag_qmem;
472
wire  [3:0] dcqmem_tag_qmem;
473 1063 lampret
 
474 504 lampret
//
475
// Instantiation of Instruction WISHBONE BIU
476
//
477 1209 lampret
or1200_iwb_biu iwb_biu(
478 504 lampret
        // RISC clk, rst and clock control
479
        .clk(clk_i),
480
        .rst(rst_i),
481
        .clmode(clmode_i),
482
 
483
        // WISHBONE interface
484
        .wb_clk_i(iwb_clk_i),
485
        .wb_rst_i(iwb_rst_i),
486
        .wb_ack_i(iwb_ack_i),
487
        .wb_err_i(iwb_err_i),
488
        .wb_rty_i(iwb_rty_i),
489
        .wb_dat_i(iwb_dat_i),
490
        .wb_cyc_o(iwb_cyc_o),
491
        .wb_adr_o(iwb_adr_o),
492
        .wb_stb_o(iwb_stb_o),
493
        .wb_we_o(iwb_we_o),
494
        .wb_sel_o(iwb_sel_o),
495 1104 lampret
        .wb_dat_o(iwb_dat_o),
496
`ifdef OR1200_WB_CAB
497 504 lampret
        .wb_cab_o(iwb_cab_o),
498 1104 lampret
`endif
499
`ifdef OR1200_WB_B3
500
        .wb_cti_o(iwb_cti_o),
501
        .wb_bte_o(iwb_bte_o),
502
`endif
503 504 lampret
 
504
        // Internal RISC bus
505
        .biu_dat_i(icbiu_dat_ic),
506
        .biu_adr_i(icbiu_adr_ic),
507
        .biu_cyc_i(icbiu_cyc_ic),
508
        .biu_stb_i(icbiu_stb_ic),
509
        .biu_we_i(icbiu_we_ic),
510
        .biu_sel_i(icbiu_sel_ic),
511
        .biu_cab_i(icbiu_cab_ic),
512
        .biu_dat_o(icbiu_dat_biu),
513
        .biu_ack_o(icbiu_ack_biu),
514
        .biu_err_o(icbiu_err_biu)
515
);
516
 
517
//
518
// Instantiation of Data WISHBONE BIU
519
//
520
or1200_wb_biu dwb_biu(
521
        // RISC clk, rst and clock control
522
        .clk(clk_i),
523
        .rst(rst_i),
524
        .clmode(clmode_i),
525
 
526
        // WISHBONE interface
527
        .wb_clk_i(dwb_clk_i),
528
        .wb_rst_i(dwb_rst_i),
529
        .wb_ack_i(dwb_ack_i),
530
        .wb_err_i(dwb_err_i),
531
        .wb_rty_i(dwb_rty_i),
532
        .wb_dat_i(dwb_dat_i),
533
        .wb_cyc_o(dwb_cyc_o),
534
        .wb_adr_o(dwb_adr_o),
535
        .wb_stb_o(dwb_stb_o),
536
        .wb_we_o(dwb_we_o),
537
        .wb_sel_o(dwb_sel_o),
538 1104 lampret
        .wb_dat_o(dwb_dat_o),
539
`ifdef OR1200_WB_CAB
540 504 lampret
        .wb_cab_o(dwb_cab_o),
541 1104 lampret
`endif
542
`ifdef OR1200_WB_B3
543
        .wb_cti_o(dwb_cti_o),
544
        .wb_bte_o(dwb_bte_o),
545
`endif
546 504 lampret
 
547
        // Internal RISC bus
548 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
549
        .biu_adr_i(sbbiu_adr_sb),
550
        .biu_cyc_i(sbbiu_cyc_sb),
551
        .biu_stb_i(sbbiu_stb_sb),
552
        .biu_we_i(sbbiu_we_sb),
553
        .biu_sel_i(sbbiu_sel_sb),
554
        .biu_cab_i(sbbiu_cab_sb),
555
        .biu_dat_o(sbbiu_dat_biu),
556
        .biu_ack_o(sbbiu_ack_biu),
557
        .biu_err_o(sbbiu_err_biu)
558 504 lampret
);
559
 
560
//
561
// Instantiation of IMMU
562
//
563
or1200_immu_top or1200_immu_top(
564
        // Rst and clk
565
        .clk(clk_i),
566
        .rst(rst_i),
567
 
568 1063 lampret
`ifdef OR1200_BIST
569
        // RAM BIST
570 1214 simons
        .mbist_si_i(mbist_immu_si),
571
        .mbist_so_o(mbist_immu_so),
572
        .mbist_ctrl_i(mbist_ctrl_i),
573 1063 lampret
`endif
574
 
575 1171 lampret
        // CPU and IMMU
576 504 lampret
        .ic_en(ic_en),
577
        .immu_en(immu_en),
578
        .supv(supv),
579
        .icpu_adr_i(icpu_adr_cpu),
580 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
581 504 lampret
        .icpu_adr_o(icpu_adr_immu),
582
        .icpu_tag_o(icpu_tag_immu),
583 617 lampret
        .icpu_rty_o(icpu_rty_immu),
584 504 lampret
        .icpu_err_o(icpu_err_immu),
585
 
586
        // SPR access
587
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
588
        .spr_write(spr_we),
589
        .spr_addr(spr_addr),
590
        .spr_dat_i(spr_dat_cpu),
591
        .spr_dat_o(spr_dat_immu),
592
 
593 1171 lampret
        // QMEM and IMMU
594
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
595
        .qmemimmu_err_i(qmemimmu_err_qmem),
596
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
597
        .qmemimmu_adr_o(qmemimmu_adr_immu),
598
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
599
        .qmemimmu_ci_o(qmemimmu_ci_immu)
600 504 lampret
);
601
 
602
//
603
// Instantiation of Instruction Cache
604
//
605
or1200_ic_top or1200_ic_top(
606
        .clk(clk_i),
607
        .rst(rst_i),
608
 
609 1063 lampret
`ifdef OR1200_BIST
610
        // RAM BIST
611 1214 simons
        .mbist_si_i(mbist_ic_si),
612
        .mbist_so_o(mbist_ic_so),
613
        .mbist_ctrl_i(mbist_ctrl_i),
614 1063 lampret
`endif
615
 
616 1171 lampret
        // IC and QMEM
617 504 lampret
        .ic_en(ic_en),
618 1171 lampret
        .icqmem_adr_i(icqmem_adr_qmem),
619
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
620
        .icqmem_ci_i(icqmem_ci_qmem),
621
        .icqmem_sel_i(icqmem_sel_qmem),
622
        .icqmem_tag_i(icqmem_tag_qmem),
623
        .icqmem_dat_o(icqmem_dat_ic),
624
        .icqmem_ack_o(icqmem_ack_ic),
625
        .icqmem_rty_o(icqmem_rty_ic),
626
        .icqmem_err_o(icqmem_err_ic),
627
        .icqmem_tag_o(icqmem_tag_ic),
628 504 lampret
 
629
        // SPR access
630
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
631
        .spr_write(spr_we),
632
        .spr_dat_i(spr_dat_cpu),
633
 
634
        // IC and BIU
635
        .icbiu_dat_o(icbiu_dat_ic),
636
        .icbiu_adr_o(icbiu_adr_ic),
637
        .icbiu_cyc_o(icbiu_cyc_ic),
638
        .icbiu_stb_o(icbiu_stb_ic),
639
        .icbiu_we_o(icbiu_we_ic),
640
        .icbiu_sel_o(icbiu_sel_ic),
641
        .icbiu_cab_o(icbiu_cab_ic),
642
        .icbiu_dat_i(icbiu_dat_biu),
643
        .icbiu_ack_i(icbiu_ack_biu),
644
        .icbiu_err_i(icbiu_err_biu)
645
);
646
 
647
//
648
// Instantiation of Instruction Cache
649
//
650
or1200_cpu or1200_cpu(
651
        .clk(clk_i),
652
        .rst(rst_i),
653
 
654 1171 lampret
        // Connection QMEM and IFETCHER inside CPU
655 504 lampret
        .ic_en(ic_en),
656
        .icpu_adr_o(icpu_adr_cpu),
657 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
658 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
659
        .icpu_tag_o(icpu_tag_cpu),
660 1171 lampret
        .icpu_dat_i(icpu_dat_qmem),
661
        .icpu_ack_i(icpu_ack_qmem),
662 617 lampret
        .icpu_rty_i(icpu_rty_immu),
663 504 lampret
        .icpu_adr_i(icpu_adr_immu),
664
        .icpu_err_i(icpu_err_immu),
665
        .icpu_tag_i(icpu_tag_immu),
666
 
667
        // Connection CPU to external Debug port
668
        .ex_freeze(ex_freeze),
669
        .ex_insn(ex_insn),
670
        .branch_op(branch_op),
671
        .du_stall(du_stall),
672
        .du_addr(du_addr),
673
        .du_dat_du(du_dat_du),
674
        .du_read(du_read),
675
        .du_write(du_write),
676
        .du_dsr(du_dsr),
677
        .du_except(du_except),
678 636 lampret
        .du_dat_cpu(du_dat_cpu),
679 895 lampret
        .rf_dataw(rf_dataw),
680 504 lampret
 
681 895 lampret
 
682 504 lampret
        // Connection IMMU and CPU internally
683
        .immu_en(immu_en),
684
 
685 1171 lampret
        // Connection QMEM and CPU
686 504 lampret
        .dc_en(dc_en),
687
        .dcpu_adr_o(dcpu_adr_cpu),
688 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
689 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
690
        .dcpu_sel_o(dcpu_sel_cpu),
691
        .dcpu_tag_o(dcpu_tag_cpu),
692
        .dcpu_dat_o(dcpu_dat_cpu),
693 1171 lampret
        .dcpu_dat_i(dcpu_dat_qmem),
694
        .dcpu_ack_i(dcpu_ack_qmem),
695
        .dcpu_rty_i(dcpu_rty_qmem),
696 504 lampret
        .dcpu_err_i(dcpu_err_dmmu),
697
        .dcpu_tag_i(dcpu_tag_dmmu),
698
 
699
        // Connection DMMU and CPU internally
700
        .dmmu_en(dmmu_en),
701
 
702
        // Connection PIC and CPU's EXCEPT
703 589 lampret
        .sig_int(sig_int),
704
        .sig_tick(sig_tick),
705 504 lampret
 
706
        // SPRs
707
        .supv(supv),
708
        .spr_addr(spr_addr),
709 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
710 504 lampret
        .spr_dat_pic(spr_dat_pic),
711
        .spr_dat_tt(spr_dat_tt),
712
        .spr_dat_pm(spr_dat_pm),
713
        .spr_dat_dmmu(spr_dat_dmmu),
714
        .spr_dat_immu(spr_dat_immu),
715
        .spr_dat_du(spr_dat_du),
716 895 lampret
        .spr_dat_npc(spr_dat_npc),
717 504 lampret
        .spr_cs(spr_cs),
718
        .spr_we(spr_we)
719
);
720
 
721
//
722
// Instantiation of DMMU
723
//
724
or1200_dmmu_top or1200_dmmu_top(
725
        // Rst and clk
726
        .clk(clk_i),
727
        .rst(rst_i),
728
 
729 1063 lampret
`ifdef OR1200_BIST
730
        // RAM BIST
731 1214 simons
        .mbist_si_i(mbist_dmmu_si),
732
        .mbist_so_o(mbist_dmmu_so),
733
        .mbist_ctrl_i(mbist_ctrl_i),
734 1063 lampret
`endif
735
 
736 504 lampret
        // CPU i/f
737
        .dc_en(dc_en),
738
        .dmmu_en(dmmu_en),
739
        .supv(supv),
740
        .dcpu_adr_i(dcpu_adr_cpu),
741 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
742 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
743
        .dcpu_tag_o(dcpu_tag_dmmu),
744
        .dcpu_err_o(dcpu_err_dmmu),
745
 
746
        // SPR access
747
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
748
        .spr_write(spr_we),
749
        .spr_addr(spr_addr),
750
        .spr_dat_i(spr_dat_cpu),
751
        .spr_dat_o(spr_dat_dmmu),
752
 
753 1171 lampret
        // QMEM and DMMU
754
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
755
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
756
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
757
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
758
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
759 504 lampret
);
760
 
761
//
762
// Instantiation of Data Cache
763
//
764
or1200_dc_top or1200_dc_top(
765
        .clk(clk_i),
766
        .rst(rst_i),
767
 
768 1063 lampret
`ifdef OR1200_BIST
769
        // RAM BIST
770 1214 simons
        .mbist_si_i(mbist_dc_si),
771
        .mbist_so_o(mbist_dc_so),
772
        .mbist_ctrl_i(mbist_ctrl_i),
773 1063 lampret
`endif
774
 
775 1171 lampret
        // DC and QMEM
776 504 lampret
        .dc_en(dc_en),
777 1171 lampret
        .dcqmem_adr_i(dcqmem_adr_qmem),
778
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
779
        .dcqmem_ci_i(dcqmem_ci_qmem),
780
        .dcqmem_we_i(dcqmem_we_qmem),
781
        .dcqmem_sel_i(dcqmem_sel_qmem),
782
        .dcqmem_tag_i(dcqmem_tag_qmem),
783
        .dcqmem_dat_i(dcqmem_dat_qmem),
784
        .dcqmem_dat_o(dcqmem_dat_dc),
785
        .dcqmem_ack_o(dcqmem_ack_dc),
786
        .dcqmem_rty_o(dcqmem_rty_dc),
787
        .dcqmem_err_o(dcqmem_err_dc),
788
        .dcqmem_tag_o(dcqmem_tag_dc),
789 504 lampret
 
790
        // SPR access
791
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
792
        .spr_write(spr_we),
793
        .spr_dat_i(spr_dat_cpu),
794
 
795
        // DC and BIU
796 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
797
        .dcsb_adr_o(dcsb_adr_dc),
798
        .dcsb_cyc_o(dcsb_cyc_dc),
799
        .dcsb_stb_o(dcsb_stb_dc),
800
        .dcsb_we_o(dcsb_we_dc),
801
        .dcsb_sel_o(dcsb_sel_dc),
802
        .dcsb_cab_o(dcsb_cab_dc),
803
        .dcsb_dat_i(dcsb_dat_sb),
804
        .dcsb_ack_i(dcsb_ack_sb),
805
        .dcsb_err_i(dcsb_err_sb)
806 504 lampret
);
807
 
808
//
809 1171 lampret
// Instantiation of embedded memory - qmem
810
//
811
or1200_qmem_top or1200_qmem_top(
812
        .clk(clk_i),
813
        .rst(rst_i),
814
 
815
`ifdef OR1200_BIST
816
        // RAM BIST
817 1214 simons
        .mbist_si_i(mbist_qmem_si),
818
        .mbist_so_o(mbist_qmem_so),
819
        .mbist_ctrl_i(mbist_ctrl_i),
820 1171 lampret
`endif
821
 
822
        // QMEM and CPU/IMMU
823
        .qmemimmu_adr_i(qmemimmu_adr_immu),
824
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
825
        .qmemimmu_ci_i(qmemimmu_ci_immu),
826
        .qmemicpu_sel_i(icpu_sel_cpu),
827
        .qmemicpu_tag_i(icpu_tag_cpu),
828
        .qmemicpu_dat_o(icpu_dat_qmem),
829
        .qmemicpu_ack_o(icpu_ack_qmem),
830
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
831
        .qmemimmu_err_o(qmemimmu_err_qmem),
832
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
833
 
834
        // QMEM and IC
835
        .icqmem_adr_o(icqmem_adr_qmem),
836
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
837
        .icqmem_ci_o(icqmem_ci_qmem),
838
        .icqmem_sel_o(icqmem_sel_qmem),
839
        .icqmem_tag_o(icqmem_tag_qmem),
840
        .icqmem_dat_i(icqmem_dat_ic),
841
        .icqmem_ack_i(icqmem_ack_ic),
842
        .icqmem_rty_i(icqmem_rty_ic),
843
        .icqmem_err_i(icqmem_err_ic),
844
        .icqmem_tag_i(icqmem_tag_ic),
845
 
846
        // QMEM and CPU/DMMU
847
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
848
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
849
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
850
        .qmemdcpu_we_i(dcpu_we_cpu),
851
        .qmemdcpu_sel_i(dcpu_sel_cpu),
852
        .qmemdcpu_tag_i(dcpu_tag_cpu),
853
        .qmemdcpu_dat_i(dcpu_dat_cpu),
854
        .qmemdcpu_dat_o(dcpu_dat_qmem),
855
        .qmemdcpu_ack_o(dcpu_ack_qmem),
856
        .qmemdcpu_rty_o(dcpu_rty_qmem),
857
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
858
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
859
 
860
        // QMEM and DC
861
        .dcqmem_adr_o(dcqmem_adr_qmem),
862
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
863
        .dcqmem_ci_o(dcqmem_ci_qmem),
864
        .dcqmem_we_o(dcqmem_we_qmem),
865
        .dcqmem_sel_o(dcqmem_sel_qmem),
866
        .dcqmem_tag_o(dcqmem_tag_qmem),
867
        .dcqmem_dat_o(dcqmem_dat_qmem),
868
        .dcqmem_dat_i(dcqmem_dat_dc),
869
        .dcqmem_ack_i(dcqmem_ack_dc),
870
        .dcqmem_rty_i(dcqmem_rty_dc),
871
        .dcqmem_err_i(dcqmem_err_dc),
872
        .dcqmem_tag_i(dcqmem_tag_dc)
873
);
874
 
875
//
876 977 lampret
// Instantiation of Store Buffer
877
//
878
or1200_sb or1200_sb(
879
        // RISC clock, reset
880
        .clk(clk_i),
881
        .rst(rst_i),
882
 
883
        // Internal RISC bus (DC<->SB)
884
        .dcsb_dat_i(dcsb_dat_dc),
885
        .dcsb_adr_i(dcsb_adr_dc),
886
        .dcsb_cyc_i(dcsb_cyc_dc),
887
        .dcsb_stb_i(dcsb_stb_dc),
888
        .dcsb_we_i(dcsb_we_dc),
889
        .dcsb_sel_i(dcsb_sel_dc),
890
        .dcsb_cab_i(dcsb_cab_dc),
891
        .dcsb_dat_o(dcsb_dat_sb),
892
        .dcsb_ack_o(dcsb_ack_sb),
893
        .dcsb_err_o(dcsb_err_sb),
894
 
895
        // SB and BIU
896
        .sbbiu_dat_o(sbbiu_dat_sb),
897
        .sbbiu_adr_o(sbbiu_adr_sb),
898
        .sbbiu_cyc_o(sbbiu_cyc_sb),
899
        .sbbiu_stb_o(sbbiu_stb_sb),
900
        .sbbiu_we_o(sbbiu_we_sb),
901
        .sbbiu_sel_o(sbbiu_sel_sb),
902
        .sbbiu_cab_o(sbbiu_cab_sb),
903
        .sbbiu_dat_i(sbbiu_dat_biu),
904
        .sbbiu_ack_i(sbbiu_ack_biu),
905
        .sbbiu_err_i(sbbiu_err_biu)
906
);
907
 
908
//
909 504 lampret
// Instantiation of Debug Unit
910
//
911
or1200_du or1200_du(
912
        // RISC Internal Interface
913
        .clk(clk_i),
914
        .rst(rst_i),
915 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
916 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
917 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
918 504 lampret
        .ex_freeze(ex_freeze),
919
        .branch_op(branch_op),
920
        .ex_insn(ex_insn),
921
        .du_dsr(du_dsr),
922
 
923 895 lampret
        // For Trace buffer
924
        .spr_dat_npc(spr_dat_npc),
925
        .rf_dataw(rf_dataw),
926
 
927 504 lampret
        // DU's access to SPR unit
928
        .du_stall(du_stall),
929
        .du_addr(du_addr),
930 636 lampret
        .du_dat_i(du_dat_cpu),
931 504 lampret
        .du_dat_o(du_dat_du),
932
        .du_read(du_read),
933
        .du_write(du_write),
934
        .du_except(du_except),
935
 
936
        // Access to DU's SPRs
937
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
938
        .spr_write(spr_we),
939
        .spr_addr(spr_addr),
940
        .spr_dat_i(spr_dat_cpu),
941
        .spr_dat_o(spr_dat_du),
942
 
943
        // External Debug Interface
944
        .dbg_stall_i(dbg_stall_i),
945
        .dbg_ewt_i(dbg_ewt_i),
946
        .dbg_lss_o(dbg_lss_o),
947
        .dbg_is_o(dbg_is_o),
948
        .dbg_wp_o(dbg_wp_o),
949
        .dbg_bp_o(dbg_bp_o),
950 1226 markom
        .dbg_stb_i(dbg_stb_i),
951
        .dbg_we_i(dbg_we_i),
952
        .dbg_adr_i(dbg_adr_i),
953
        .dbg_dat_i(dbg_dat_i),
954 504 lampret
        .dbg_dat_o(dbg_dat_o)
955 1226 markom
        .dbg_ack_o(dbg_ack_o),
956 504 lampret
);
957
 
958
//
959
// Programmable interrupt controller
960
//
961
or1200_pic or1200_pic(
962
        // RISC Internal Interface
963
        .clk(clk_i),
964
        .rst(rst_i),
965
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
966
        .spr_write(spr_we),
967
        .spr_addr(spr_addr),
968
        .spr_dat_i(spr_dat_cpu),
969
        .spr_dat_o(spr_dat_pic),
970
        .pic_wakeup(pic_wakeup),
971 589 lampret
        .int(sig_int),
972 504 lampret
 
973
        // PIC Interface
974
        .pic_int(pic_ints_i)
975
);
976
 
977
//
978
// Instantiation of Tick timer
979
//
980
or1200_tt or1200_tt(
981
        // RISC Internal Interface
982
        .clk(clk_i),
983
        .rst(rst_i),
984 617 lampret
        .du_stall(du_stall),
985 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
986
        .spr_write(spr_we),
987
        .spr_addr(spr_addr),
988
        .spr_dat_i(spr_dat_cpu),
989
        .spr_dat_o(spr_dat_tt),
990 589 lampret
        .int(sig_tick)
991 504 lampret
);
992
 
993
//
994
// Instantiation of Power Management
995
//
996
or1200_pm or1200_pm(
997
        // RISC Internal Interface
998
        .clk(clk_i),
999
        .rst(rst_i),
1000
        .pic_wakeup(pic_wakeup),
1001
        .spr_write(spr_we),
1002
        .spr_addr(spr_addr),
1003
        .spr_dat_i(spr_dat_cpu),
1004
        .spr_dat_o(spr_dat_pm),
1005
 
1006
        // Power Management Interface
1007
        .pm_cpustall(pm_cpustall_i),
1008
        .pm_clksd(pm_clksd_o),
1009
        .pm_dc_gate(pm_dc_gate_o),
1010
        .pm_ic_gate(pm_ic_gate_o),
1011
        .pm_dmmu_gate(pm_dmmu_gate_o),
1012
        .pm_immu_gate(pm_immu_gate_o),
1013
        .pm_tt_gate(pm_tt_gate_o),
1014
        .pm_cpu_gate(pm_cpu_gate_o),
1015
        .pm_wakeup(pm_wakeup_o),
1016
        .pm_lvolt(pm_lvolt_o)
1017
);
1018
 
1019
 
1020
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.