OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 895

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
48
// Some of the warnings fixed.
49
//
50 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
51
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
52
//
53 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
54
// Fixed combinational loops.
55
//
56 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
57
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
58
//
59 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
60
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
61
//
62 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
63
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
64
//
65 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
66
// Changed DSR/DRR behavior and exception detection.
67
//
68
// Revision 1.12  2001/11/20 00:57:22  lampret
69
// Fixed width of du_except.
70
//
71
// Revision 1.11  2001/11/18 08:36:28  lampret
72
// For GDB changed single stepping and disabled trap exception.
73
//
74
// Revision 1.10  2001/10/21 17:57:16  lampret
75
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
76
//
77
// Revision 1.9  2001/10/14 13:12:10  lampret
78
// MP3 version.
79
//
80
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
81
// no message
82
//
83
// Revision 1.4  2001/08/13 03:36:20  lampret
84
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
85
//
86
// Revision 1.3  2001/08/09 13:39:33  lampret
87
// Major clean-up.
88
//
89
// Revision 1.2  2001/07/22 03:31:54  lampret
90
// Fixed RAM's oen bug. Cache bypass under development.
91
//
92
// Revision 1.1  2001/07/20 00:46:21  lampret
93
// Development version of RTL. Libraries are missing.
94
//
95
//
96
 
97
// synopsys translate_off
98
`include "timescale.v"
99
// synopsys translate_on
100
`include "or1200_defines.v"
101
 
102
module or1200_top(
103
        // System
104
        clk_i, rst_i, pic_ints_i, clmode_i,
105
 
106
        // Instruction WISHBONE INTERFACE
107
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
108
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_cab_o, iwb_dat_o,
109
 
110
        // Data WISHBONE INTERFACE
111
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
112
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_cab_o, dwb_dat_o,
113
 
114
        // External Debug Interface
115
        dbg_stall_i, dbg_dat_i, dbg_adr_i, dbg_op_i, dbg_ewt_i,
116
        dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o, dbg_dat_o,
117
 
118
        // Power Management
119
        pm_cpustall_i,
120
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
121
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
122
 
123
);
124
 
125
parameter dw = `OR1200_OPERAND_WIDTH;
126
parameter aw = `OR1200_OPERAND_WIDTH;
127
parameter ppic_ints = `OR1200_PIC_INTS;
128
 
129
//
130
// I/O
131
//
132
 
133
//
134
// System
135
//
136
input                   clk_i;
137
input                   rst_i;
138
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
139
input   [ppic_ints-1:0]  pic_ints_i;
140
 
141
//
142
// Instruction WISHBONE interface
143
//
144
input                   iwb_clk_i;      // clock input
145
input                   iwb_rst_i;      // reset input
146
input                   iwb_ack_i;      // normal termination
147
input                   iwb_err_i;      // termination w/ error
148
input                   iwb_rty_i;      // termination w/ retry
149
input   [dw-1:0] iwb_dat_i;      // input data bus
150
output                  iwb_cyc_o;      // cycle valid output
151
output  [aw-1:0] iwb_adr_o;      // address bus outputs
152
output                  iwb_stb_o;      // strobe output
153
output                  iwb_we_o;       // indicates write transfer
154
output  [3:0]            iwb_sel_o;      // byte select outputs
155
output                  iwb_cab_o;      // indicates consecutive address burst
156
output  [dw-1:0] iwb_dat_o;      // output data bus
157
 
158
//
159
// Data WISHBONE interface
160
//
161
input                   dwb_clk_i;      // clock input
162
input                   dwb_rst_i;      // reset input
163
input                   dwb_ack_i;      // normal termination
164
input                   dwb_err_i;      // termination w/ error
165
input                   dwb_rty_i;      // termination w/ retry
166
input   [dw-1:0] dwb_dat_i;      // input data bus
167
output                  dwb_cyc_o;      // cycle valid output
168
output  [aw-1:0] dwb_adr_o;      // address bus outputs
169
output                  dwb_stb_o;      // strobe output
170
output                  dwb_we_o;       // indicates write transfer
171
output  [3:0]            dwb_sel_o;      // byte select outputs
172
output                  dwb_cab_o;      // indicates consecutive address burst
173
output  [dw-1:0] dwb_dat_o;      // output data bus
174
 
175
//
176
// External Debug Interface
177
//
178
input                   dbg_stall_i;    // External Stall Input
179
input   [dw-1:0] dbg_dat_i;      // External Data Input
180
input   [aw-1:0] dbg_adr_i;      // External Address Input
181
input   [2:0]            dbg_op_i;       // External Operation Select Input
182
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
183
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
184
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
185
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
186
output                  dbg_bp_o;       // Breakpoint Output
187
output  [dw-1:0] dbg_dat_o;      // External Data Output
188
 
189
//
190
// Power Management
191
//
192
input                   pm_cpustall_i;
193
output  [3:0]            pm_clksd_o;
194
output                  pm_dc_gate_o;
195
output                  pm_ic_gate_o;
196
output                  pm_dmmu_gate_o;
197
output                  pm_immu_gate_o;
198
output                  pm_tt_gate_o;
199
output                  pm_cpu_gate_o;
200
output                  pm_wakeup_o;
201
output                  pm_lvolt_o;
202
 
203
 
204
//
205
// Internal wires and regs
206
//
207
 
208
//
209
// DC to BIU
210
//
211
wire    [dw-1:0] dcbiu_dat_dc;
212
wire    [aw-1:0] dcbiu_adr_dc;
213
wire                    dcbiu_cyc_dc;
214
wire                    dcbiu_stb_dc;
215
wire                    dcbiu_we_dc;
216
wire    [3:0]            dcbiu_sel_dc;
217
wire    [3:0]            dcbiu_tag_dc;
218
wire    [dw-1:0] dcbiu_dat_biu;
219
wire                    dcbiu_ack_biu;
220
wire                    dcbiu_err_biu;
221
wire    [3:0]            dcbiu_tag_biu;
222
 
223
//
224
// IC to BIU
225
//
226
wire    [dw-1:0] icbiu_dat_ic;
227
wire    [aw-1:0] icbiu_adr_ic;
228
wire                    icbiu_cyc_ic;
229
wire                    icbiu_stb_ic;
230
wire                    icbiu_we_ic;
231
wire    [3:0]            icbiu_sel_ic;
232
wire    [3:0]            icbiu_tag_ic;
233
wire    [dw-1:0] icbiu_dat_biu;
234
wire                    icbiu_ack_biu;
235
wire                    icbiu_err_biu;
236
wire    [3:0]            icbiu_tag_biu;
237
 
238
//
239
// CPU's SPR access to various RISC units (shared wires)
240
//
241
wire                    supv;
242
wire    [aw-1:0] spr_addr;
243
wire    [dw-1:0] spr_dat_cpu;
244
wire    [31:0]           spr_cs;
245
wire                    spr_we;
246
 
247
//
248
// DMMU and CPU
249
//
250
wire                    dmmu_en;
251
wire    [31:0]           spr_dat_dmmu;
252
 
253
//
254
// DMMU and DC
255
//
256
wire                    dcdmmu_err_dc;
257
wire    [3:0]            dcdmmu_tag_dc;
258
wire    [aw-1:0] dcdmmu_adr_dmmu;
259 660 lampret
wire                    dcdmmu_cycstb_dmmu;
260 504 lampret
wire                    dcdmmu_ci_dmmu;
261
 
262
//
263
// CPU and data memory subsystem
264
//
265
wire                    dc_en;
266
wire    [31:0]           dcpu_adr_cpu;
267
wire                    dcpu_we_cpu;
268
wire    [3:0]            dcpu_sel_cpu;
269
wire    [3:0]            dcpu_tag_cpu;
270
wire    [31:0]           dcpu_dat_cpu;
271
wire    [31:0]           dcpu_dat_dc;
272
wire                    dcpu_ack_dc;
273
wire                    dcpu_rty_dc;
274
wire                    dcpu_err_dmmu;
275
wire    [3:0]            dcpu_tag_dmmu;
276
 
277
//
278
// IMMU and CPU
279
//
280
wire                    immu_en;
281
wire    [31:0]           spr_dat_immu;
282
 
283
//
284
// CPU and insn memory subsystem
285
//
286
wire                    ic_en;
287
wire    [31:0]           icpu_adr_cpu;
288 660 lampret
wire                    icpu_cycstb_cpu;
289 504 lampret
wire    [3:0]            icpu_sel_cpu;
290
wire    [3:0]            icpu_tag_cpu;
291
wire    [31:0]           icpu_dat_ic;
292
wire                    icpu_ack_ic;
293
wire    [31:0]           icpu_adr_immu;
294
wire                    icpu_err_immu;
295
wire    [3:0]            icpu_tag_immu;
296
 
297
//
298
// IMMU and IC
299
//
300
wire    [aw-1:0] icimmu_adr_immu;
301 617 lampret
wire                    icimmu_rty_ic;
302 504 lampret
wire                    icimmu_err_ic;
303
wire    [3:0]            icimmu_tag_ic;
304 660 lampret
wire                    icimmu_cycstb_immu;
305 504 lampret
wire                    icimmu_ci_immu;
306
 
307
//
308
// Connection between CPU and PIC
309
//
310
wire    [dw-1:0] spr_dat_pic;
311
wire                    pic_wakeup;
312 589 lampret
wire                    sig_int;
313 504 lampret
 
314
//
315
// Connection between CPU and PM
316
//
317
wire    [dw-1:0] spr_dat_pm;
318
 
319
//
320
// CPU and TT
321
//
322
wire    [dw-1:0] spr_dat_tt;
323 589 lampret
wire                    sig_tick;
324 504 lampret
 
325
//
326
// Debug port and caches/MMUs
327
//
328
wire    [dw-1:0] spr_dat_du;
329
wire                    du_stall;
330
wire    [dw-1:0] du_addr;
331
wire    [dw-1:0] du_dat_du;
332
wire                    du_read;
333
wire                    du_write;
334
wire    [12:0]           du_except;
335
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
336 636 lampret
wire    [dw-1:0] du_dat_cpu;
337 504 lampret
 
338
wire                    ex_freeze;
339
wire    [31:0]           ex_insn;
340
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
341 895 lampret
wire    [31:0]           spr_dat_npc;
342
wire    [31:0]           rf_dataw;
343 504 lampret
 
344 895 lampret
 
345 504 lampret
//
346
// Instantiation of Instruction WISHBONE BIU
347
//
348
or1200_wb_biu iwb_biu(
349
        // RISC clk, rst and clock control
350
        .clk(clk_i),
351
        .rst(rst_i),
352
        .clmode(clmode_i),
353
 
354
        // WISHBONE interface
355
        .wb_clk_i(iwb_clk_i),
356
        .wb_rst_i(iwb_rst_i),
357
        .wb_ack_i(iwb_ack_i),
358
        .wb_err_i(iwb_err_i),
359
        .wb_rty_i(iwb_rty_i),
360
        .wb_dat_i(iwb_dat_i),
361
        .wb_cyc_o(iwb_cyc_o),
362
        .wb_adr_o(iwb_adr_o),
363
        .wb_stb_o(iwb_stb_o),
364
        .wb_we_o(iwb_we_o),
365
        .wb_sel_o(iwb_sel_o),
366
        .wb_cab_o(iwb_cab_o),
367
        .wb_dat_o(iwb_dat_o),
368
 
369
        // Internal RISC bus
370
        .biu_dat_i(icbiu_dat_ic),
371
        .biu_adr_i(icbiu_adr_ic),
372
        .biu_cyc_i(icbiu_cyc_ic),
373
        .biu_stb_i(icbiu_stb_ic),
374
        .biu_we_i(icbiu_we_ic),
375
        .biu_sel_i(icbiu_sel_ic),
376
        .biu_cab_i(icbiu_cab_ic),
377
        .biu_dat_o(icbiu_dat_biu),
378
        .biu_ack_o(icbiu_ack_biu),
379
        .biu_err_o(icbiu_err_biu)
380
);
381
 
382
//
383
// Instantiation of Data WISHBONE BIU
384
//
385
or1200_wb_biu dwb_biu(
386
        // RISC clk, rst and clock control
387
        .clk(clk_i),
388
        .rst(rst_i),
389
        .clmode(clmode_i),
390
 
391
        // WISHBONE interface
392
        .wb_clk_i(dwb_clk_i),
393
        .wb_rst_i(dwb_rst_i),
394
        .wb_ack_i(dwb_ack_i),
395
        .wb_err_i(dwb_err_i),
396
        .wb_rty_i(dwb_rty_i),
397
        .wb_dat_i(dwb_dat_i),
398
        .wb_cyc_o(dwb_cyc_o),
399
        .wb_adr_o(dwb_adr_o),
400
        .wb_stb_o(dwb_stb_o),
401
        .wb_we_o(dwb_we_o),
402
        .wb_sel_o(dwb_sel_o),
403
        .wb_cab_o(dwb_cab_o),
404
        .wb_dat_o(dwb_dat_o),
405
 
406
        // Internal RISC bus
407
        .biu_dat_i(dcbiu_dat_dc),
408
        .biu_adr_i(dcbiu_adr_dc),
409
        .biu_cyc_i(dcbiu_cyc_dc),
410
        .biu_stb_i(dcbiu_stb_dc),
411
        .biu_we_i(dcbiu_we_dc),
412
        .biu_sel_i(dcbiu_sel_dc),
413
        .biu_cab_i(dcbiu_cab_dc),
414
        .biu_dat_o(dcbiu_dat_biu),
415
        .biu_ack_o(dcbiu_ack_biu),
416
        .biu_err_o(dcbiu_err_biu)
417
);
418
 
419
//
420
// Instantiation of IMMU
421
//
422
or1200_immu_top or1200_immu_top(
423
        // Rst and clk
424
        .clk(clk_i),
425
        .rst(rst_i),
426
 
427
        // CPU i/f
428
        .ic_en(ic_en),
429
        .immu_en(immu_en),
430
        .supv(supv),
431
        .icpu_adr_i(icpu_adr_cpu),
432 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
433 504 lampret
        .icpu_adr_o(icpu_adr_immu),
434
        .icpu_tag_o(icpu_tag_immu),
435 617 lampret
        .icpu_rty_o(icpu_rty_immu),
436 504 lampret
        .icpu_err_o(icpu_err_immu),
437
 
438
        // SPR access
439
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
440
        .spr_write(spr_we),
441
        .spr_addr(spr_addr),
442
        .spr_dat_i(spr_dat_cpu),
443
        .spr_dat_o(spr_dat_immu),
444
 
445
        // IC i/f
446 617 lampret
        .icimmu_rty_i(icimmu_rty_ic),
447 504 lampret
        .icimmu_err_i(icimmu_err_ic),
448
        .icimmu_tag_i(icimmu_tag_ic),
449
        .icimmu_adr_o(icimmu_adr_immu),
450 660 lampret
        .icimmu_cycstb_o(icimmu_cycstb_immu),
451 504 lampret
        .icimmu_ci_o(icimmu_ci_immu)
452
);
453
 
454
//
455
// Instantiation of Instruction Cache
456
//
457
or1200_ic_top or1200_ic_top(
458
        .clk(clk_i),
459
        .rst(rst_i),
460
 
461
        // IC and CPU/IMMU
462
        .ic_en(ic_en),
463
        .icimmu_adr_i(icimmu_adr_immu),
464 660 lampret
        .icimmu_cycstb_i(icimmu_cycstb_immu),
465 504 lampret
        .icimmu_ci_i(icimmu_ci_immu),
466
        .icpu_sel_i(icpu_sel_cpu),
467
        .icpu_tag_i(icpu_tag_cpu),
468
        .icpu_dat_o(icpu_dat_ic),
469
        .icpu_ack_o(icpu_ack_ic),
470 617 lampret
        .icimmu_rty_o(icimmu_rty_ic),
471 504 lampret
        .icimmu_err_o(icimmu_err_ic),
472
        .icimmu_tag_o(icimmu_tag_ic),
473
 
474
        // SPR access
475
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
476
        .spr_write(spr_we),
477
        .spr_dat_i(spr_dat_cpu),
478
 
479
        // IC and BIU
480
        .icbiu_dat_o(icbiu_dat_ic),
481
        .icbiu_adr_o(icbiu_adr_ic),
482
        .icbiu_cyc_o(icbiu_cyc_ic),
483
        .icbiu_stb_o(icbiu_stb_ic),
484
        .icbiu_we_o(icbiu_we_ic),
485
        .icbiu_sel_o(icbiu_sel_ic),
486
        .icbiu_cab_o(icbiu_cab_ic),
487
        .icbiu_dat_i(icbiu_dat_biu),
488
        .icbiu_ack_i(icbiu_ack_biu),
489
        .icbiu_err_i(icbiu_err_biu)
490
);
491
 
492
//
493
// Instantiation of Instruction Cache
494
//
495
or1200_cpu or1200_cpu(
496
        .clk(clk_i),
497
        .rst(rst_i),
498
 
499
        // Connection IC and IFETCHER inside CPU
500
        .ic_en(ic_en),
501
        .icpu_adr_o(icpu_adr_cpu),
502 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
503 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
504
        .icpu_tag_o(icpu_tag_cpu),
505
        .icpu_dat_i(icpu_dat_ic),
506
        .icpu_ack_i(icpu_ack_ic),
507 617 lampret
        .icpu_rty_i(icpu_rty_immu),
508 504 lampret
        .icpu_adr_i(icpu_adr_immu),
509
        .icpu_err_i(icpu_err_immu),
510
        .icpu_tag_i(icpu_tag_immu),
511
 
512
        // Connection CPU to external Debug port
513
        .ex_freeze(ex_freeze),
514
        .ex_insn(ex_insn),
515
        .branch_op(branch_op),
516
        .du_stall(du_stall),
517
        .du_addr(du_addr),
518
        .du_dat_du(du_dat_du),
519
        .du_read(du_read),
520
        .du_write(du_write),
521
        .du_dsr(du_dsr),
522
        .du_except(du_except),
523 636 lampret
        .du_dat_cpu(du_dat_cpu),
524 895 lampret
        .rf_dataw(rf_dataw),
525 504 lampret
 
526 895 lampret
 
527 504 lampret
        // Connection IMMU and CPU internally
528
        .immu_en(immu_en),
529
 
530
        // Connection DC and CPU
531
        .dc_en(dc_en),
532
        .dcpu_adr_o(dcpu_adr_cpu),
533 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
534 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
535
        .dcpu_sel_o(dcpu_sel_cpu),
536
        .dcpu_tag_o(dcpu_tag_cpu),
537
        .dcpu_dat_o(dcpu_dat_cpu),
538
        .dcpu_dat_i(dcpu_dat_dc),
539
        .dcpu_ack_i(dcpu_ack_dc),
540
        .dcpu_rty_i(dcpu_rty_dc),
541
        .dcpu_err_i(dcpu_err_dmmu),
542
        .dcpu_tag_i(dcpu_tag_dmmu),
543
 
544
        // Connection DMMU and CPU internally
545
        .dmmu_en(dmmu_en),
546
 
547
        // Connection PIC and CPU's EXCEPT
548 589 lampret
        .sig_int(sig_int),
549
        .sig_tick(sig_tick),
550 504 lampret
 
551
        // SPRs
552
        .supv(supv),
553
        .spr_addr(spr_addr),
554 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
555 504 lampret
        .spr_dat_pic(spr_dat_pic),
556
        .spr_dat_tt(spr_dat_tt),
557
        .spr_dat_pm(spr_dat_pm),
558
        .spr_dat_dmmu(spr_dat_dmmu),
559
        .spr_dat_immu(spr_dat_immu),
560
        .spr_dat_du(spr_dat_du),
561 895 lampret
        .spr_dat_npc(spr_dat_npc),
562 504 lampret
        .spr_cs(spr_cs),
563
        .spr_we(spr_we)
564
);
565
 
566
//
567
// Instantiation of DMMU
568
//
569
or1200_dmmu_top or1200_dmmu_top(
570
        // Rst and clk
571
        .clk(clk_i),
572
        .rst(rst_i),
573
 
574
        // CPU i/f
575
        .dc_en(dc_en),
576
        .dmmu_en(dmmu_en),
577
        .supv(supv),
578
        .dcpu_adr_i(dcpu_adr_cpu),
579 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
580 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
581
        .dcpu_tag_o(dcpu_tag_dmmu),
582
        .dcpu_err_o(dcpu_err_dmmu),
583
 
584
        // SPR access
585
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
586
        .spr_write(spr_we),
587
        .spr_addr(spr_addr),
588
        .spr_dat_i(spr_dat_cpu),
589
        .spr_dat_o(spr_dat_dmmu),
590
 
591
        // DC i/f
592
        .dcdmmu_err_i(dcdmmu_err_dc),
593
        .dcdmmu_tag_i(dcdmmu_tag_dc),
594
        .dcdmmu_adr_o(dcdmmu_adr_dmmu),
595 660 lampret
        .dcdmmu_cycstb_o(dcdmmu_cycstb_dmmu),
596 504 lampret
        .dcdmmu_ci_o(dcdmmu_ci_dmmu)
597
);
598
 
599
//
600
// Instantiation of Data Cache
601
//
602
or1200_dc_top or1200_dc_top(
603
        .clk(clk_i),
604
        .rst(rst_i),
605
 
606
        // DC and CPU/DMMU
607
        .dc_en(dc_en),
608
        .dcdmmu_adr_i(dcdmmu_adr_dmmu),
609 660 lampret
        .dcdmmu_cycstb_i(dcdmmu_cycstb_dmmu),
610 504 lampret
        .dcdmmu_ci_i(dcdmmu_ci_dmmu),
611
        .dcpu_we_i(dcpu_we_cpu),
612
        .dcpu_sel_i(dcpu_sel_cpu),
613
        .dcpu_tag_i(dcpu_tag_cpu),
614
        .dcpu_dat_i(dcpu_dat_cpu),
615
        .dcpu_dat_o(dcpu_dat_dc),
616
        .dcpu_ack_o(dcpu_ack_dc),
617
        .dcpu_rty_o(dcpu_rty_dc),
618
        .dcdmmu_err_o(dcdmmu_err_dc),
619
        .dcdmmu_tag_o(dcdmmu_tag_dc),
620
 
621
        // SPR access
622
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
623
        .spr_write(spr_we),
624
        .spr_dat_i(spr_dat_cpu),
625
 
626
        // DC and BIU
627
        .dcbiu_dat_o(dcbiu_dat_dc),
628
        .dcbiu_adr_o(dcbiu_adr_dc),
629
        .dcbiu_cyc_o(dcbiu_cyc_dc),
630
        .dcbiu_stb_o(dcbiu_stb_dc),
631
        .dcbiu_we_o(dcbiu_we_dc),
632
        .dcbiu_sel_o(dcbiu_sel_dc),
633
        .dcbiu_cab_o(dcbiu_cab_dc),
634
        .dcbiu_dat_i(dcbiu_dat_biu),
635
        .dcbiu_ack_i(dcbiu_ack_biu),
636
        .dcbiu_err_i(dcbiu_err_biu)
637
);
638
 
639
//
640
// Instantiation of Debug Unit
641
//
642
or1200_du or1200_du(
643
        // RISC Internal Interface
644
        .clk(clk_i),
645
        .rst(rst_i),
646 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
647 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
648 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
649 504 lampret
        .ex_freeze(ex_freeze),
650
        .branch_op(branch_op),
651
        .ex_insn(ex_insn),
652
        .du_dsr(du_dsr),
653
 
654 895 lampret
        // For Trace buffer
655
        .spr_dat_npc(spr_dat_npc),
656
        .rf_dataw(rf_dataw),
657
 
658 504 lampret
        // DU's access to SPR unit
659
        .du_stall(du_stall),
660
        .du_addr(du_addr),
661 636 lampret
        .du_dat_i(du_dat_cpu),
662 504 lampret
        .du_dat_o(du_dat_du),
663
        .du_read(du_read),
664
        .du_write(du_write),
665
        .du_except(du_except),
666
 
667
        // Access to DU's SPRs
668
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
669
        .spr_write(spr_we),
670
        .spr_addr(spr_addr),
671
        .spr_dat_i(spr_dat_cpu),
672
        .spr_dat_o(spr_dat_du),
673
 
674
        // External Debug Interface
675
        .dbg_stall_i(dbg_stall_i),
676
        .dbg_dat_i(dbg_dat_i),
677
        .dbg_adr_i(dbg_adr_i),
678
        .dbg_op_i(dbg_op_i),
679
        .dbg_ewt_i(dbg_ewt_i),
680
        .dbg_lss_o(dbg_lss_o),
681
        .dbg_is_o(dbg_is_o),
682
        .dbg_wp_o(dbg_wp_o),
683
        .dbg_bp_o(dbg_bp_o),
684
        .dbg_dat_o(dbg_dat_o)
685
);
686
 
687
//
688
// Programmable interrupt controller
689
//
690
or1200_pic or1200_pic(
691
        // RISC Internal Interface
692
        .clk(clk_i),
693
        .rst(rst_i),
694
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
695
        .spr_write(spr_we),
696
        .spr_addr(spr_addr),
697
        .spr_dat_i(spr_dat_cpu),
698
        .spr_dat_o(spr_dat_pic),
699
        .pic_wakeup(pic_wakeup),
700 589 lampret
        .int(sig_int),
701 504 lampret
 
702
        // PIC Interface
703
        .pic_int(pic_ints_i)
704
);
705
 
706
//
707
// Instantiation of Tick timer
708
//
709
or1200_tt or1200_tt(
710
        // RISC Internal Interface
711
        .clk(clk_i),
712
        .rst(rst_i),
713 617 lampret
        .du_stall(du_stall),
714 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
715
        .spr_write(spr_we),
716
        .spr_addr(spr_addr),
717
        .spr_dat_i(spr_dat_cpu),
718
        .spr_dat_o(spr_dat_tt),
719 589 lampret
        .int(sig_tick)
720 504 lampret
);
721
 
722
//
723
// Instantiation of Power Management
724
//
725
or1200_pm or1200_pm(
726
        // RISC Internal Interface
727
        .clk(clk_i),
728
        .rst(rst_i),
729
        .pic_wakeup(pic_wakeup),
730
        .spr_write(spr_we),
731
        .spr_addr(spr_addr),
732
        .spr_dat_i(spr_dat_cpu),
733
        .spr_dat_o(spr_dat_pm),
734
 
735
        // Power Management Interface
736
        .pm_cpustall(pm_cpustall_i),
737
        .pm_clksd(pm_clksd_o),
738
        .pm_dc_gate(pm_dc_gate_o),
739
        .pm_ic_gate(pm_ic_gate_o),
740
        .pm_dmmu_gate(pm_dmmu_gate_o),
741
        .pm_immu_gate(pm_immu_gate_o),
742
        .pm_tt_gate(pm_tt_gate_o),
743
        .pm_cpu_gate(pm_cpu_gate_o),
744
        .pm_wakeup(pm_wakeup_o),
745
        .pm_lvolt(pm_lvolt_o)
746
);
747
 
748
 
749
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.