OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_22/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1231 simons
// Revision 1.10.4.6  2004/01/17 18:39:48  simons
48
// Error fixed.
49
//
50 1229 simons
// Revision 1.10.4.5  2004/01/15 06:46:38  markom
51
// interface to debug changed; no more opselect; stb-ack protocol
52
//
53 1226 markom
// Revision 1.10.4.4  2003/12/09 11:46:49  simons
54
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
55
//
56 1214 simons
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
57
// Fixed instantiation name.
58
//
59 1209 lampret
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
60
// Added three missing wire declarations. No functional changes.
61
//
62 1175 lampret
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
63
// Added embedded memory QMEM.
64
//
65 1171 lampret
// Revision 1.10  2002/12/08 08:57:56  lampret
66
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
67
//
68 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
69
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
70
//
71 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
72
// Added store buffer.
73
//
74 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
75
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
76
//
77 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
78
// Some of the warnings fixed.
79
//
80 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
81
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
82
//
83 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
84
// Fixed combinational loops.
85
//
86 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
87
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
88
//
89 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
90
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
91
//
92 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
93
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
94
//
95 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
96
// Changed DSR/DRR behavior and exception detection.
97
//
98
// Revision 1.12  2001/11/20 00:57:22  lampret
99
// Fixed width of du_except.
100
//
101
// Revision 1.11  2001/11/18 08:36:28  lampret
102
// For GDB changed single stepping and disabled trap exception.
103
//
104
// Revision 1.10  2001/10/21 17:57:16  lampret
105
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
106
//
107
// Revision 1.9  2001/10/14 13:12:10  lampret
108
// MP3 version.
109
//
110
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
111
// no message
112
//
113
// Revision 1.4  2001/08/13 03:36:20  lampret
114
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
115
//
116
// Revision 1.3  2001/08/09 13:39:33  lampret
117
// Major clean-up.
118
//
119
// Revision 1.2  2001/07/22 03:31:54  lampret
120
// Fixed RAM's oen bug. Cache bypass under development.
121
//
122
// Revision 1.1  2001/07/20 00:46:21  lampret
123
// Development version of RTL. Libraries are missing.
124
//
125
//
126
 
127
// synopsys translate_off
128
`include "timescale.v"
129
// synopsys translate_on
130
`include "or1200_defines.v"
131
 
132
module or1200_top(
133
        // System
134
        clk_i, rst_i, pic_ints_i, clmode_i,
135
 
136
        // Instruction WISHBONE INTERFACE
137
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
138 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
139
`ifdef OR1200_WB_CAB
140
        iwb_cab_o,
141
`endif
142
`ifdef OR1200_WB_B3
143
        iwb_cti_o, iwb_bte_o,
144
`endif
145 504 lampret
        // Data WISHBONE INTERFACE
146
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
147 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
148
`ifdef OR1200_WB_CAB
149
        dwb_cab_o,
150
`endif
151
`ifdef OR1200_WB_B3
152
        dwb_cti_o, dwb_bte_o,
153
`endif
154 504 lampret
 
155
        // External Debug Interface
156 1226 markom
        dbg_stall_i, dbg_ewt_i, dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o,
157
        dbg_stb_i, dbg_we_i, dbg_adr_i, dbg_dat_i, dbg_dat_o, dbg_ack_o,
158 504 lampret
 
159 1063 lampret
`ifdef OR1200_BIST
160
        // RAM BIST
161 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
162 1063 lampret
`endif
163 504 lampret
        // Power Management
164
        pm_cpustall_i,
165
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
166
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
167
 
168
);
169
 
170
parameter dw = `OR1200_OPERAND_WIDTH;
171
parameter aw = `OR1200_OPERAND_WIDTH;
172
parameter ppic_ints = `OR1200_PIC_INTS;
173
 
174
//
175
// I/O
176
//
177
 
178
//
179
// System
180
//
181
input                   clk_i;
182
input                   rst_i;
183
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
184
input   [ppic_ints-1:0]  pic_ints_i;
185
 
186
//
187
// Instruction WISHBONE interface
188
//
189
input                   iwb_clk_i;      // clock input
190
input                   iwb_rst_i;      // reset input
191
input                   iwb_ack_i;      // normal termination
192
input                   iwb_err_i;      // termination w/ error
193
input                   iwb_rty_i;      // termination w/ retry
194
input   [dw-1:0] iwb_dat_i;      // input data bus
195
output                  iwb_cyc_o;      // cycle valid output
196
output  [aw-1:0] iwb_adr_o;      // address bus outputs
197
output                  iwb_stb_o;      // strobe output
198
output                  iwb_we_o;       // indicates write transfer
199
output  [3:0]            iwb_sel_o;      // byte select outputs
200 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
201
`ifdef OR1200_WB_CAB
202 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
203 1104 lampret
`endif
204
`ifdef OR1200_WB_B3
205
output  [2:0]            iwb_cti_o;      // cycle type identifier
206
output  [1:0]            iwb_bte_o;      // burst type extension
207
`endif
208 504 lampret
 
209
//
210
// Data WISHBONE interface
211
//
212
input                   dwb_clk_i;      // clock input
213
input                   dwb_rst_i;      // reset input
214
input                   dwb_ack_i;      // normal termination
215
input                   dwb_err_i;      // termination w/ error
216
input                   dwb_rty_i;      // termination w/ retry
217
input   [dw-1:0] dwb_dat_i;      // input data bus
218
output                  dwb_cyc_o;      // cycle valid output
219
output  [aw-1:0] dwb_adr_o;      // address bus outputs
220
output                  dwb_stb_o;      // strobe output
221
output                  dwb_we_o;       // indicates write transfer
222
output  [3:0]            dwb_sel_o;      // byte select outputs
223 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
224
`ifdef OR1200_WB_CAB
225 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
226 1104 lampret
`endif
227
`ifdef OR1200_WB_B3
228
output  [2:0]            dwb_cti_o;      // cycle type identifier
229
output  [1:0]            dwb_bte_o;      // burst type extension
230
`endif
231 504 lampret
 
232
//
233
// External Debug Interface
234
//
235
input                   dbg_stall_i;    // External Stall Input
236
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
237
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
238
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
239
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
240
output                  dbg_bp_o;       // Breakpoint Output
241 1226 markom
input                   dbg_stb_i;      // External Address/Data Strobe
242
input                   dbg_we_i;       // External Write Enable
243
input   [aw-1:0] dbg_adr_i;      // External Address Input
244
input   [dw-1:0] dbg_dat_i;      // External Data Input
245 504 lampret
output  [dw-1:0] dbg_dat_o;      // External Data Output
246 1231 simons
output                  dbg_ack_o;      // External Data Acknowledge (not WB compatible)
247 504 lampret
 
248 1063 lampret
`ifdef OR1200_BIST
249 504 lampret
//
250 1063 lampret
// RAM BIST
251
//
252 1214 simons
input mbist_si_i;
253
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
254
output mbist_so_o;
255 1063 lampret
`endif
256
 
257
//
258 504 lampret
// Power Management
259
//
260
input                   pm_cpustall_i;
261
output  [3:0]            pm_clksd_o;
262
output                  pm_dc_gate_o;
263
output                  pm_ic_gate_o;
264
output                  pm_dmmu_gate_o;
265
output                  pm_immu_gate_o;
266
output                  pm_tt_gate_o;
267
output                  pm_cpu_gate_o;
268
output                  pm_wakeup_o;
269
output                  pm_lvolt_o;
270
 
271
 
272
//
273
// Internal wires and regs
274
//
275
 
276
//
277 977 lampret
// DC to SB
278 504 lampret
//
279 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
280
wire    [aw-1:0] dcsb_adr_dc;
281
wire                    dcsb_cyc_dc;
282
wire                    dcsb_stb_dc;
283
wire                    dcsb_we_dc;
284
wire    [3:0]            dcsb_sel_dc;
285
wire                    dcsb_cab_dc;
286
wire    [dw-1:0] dcsb_dat_sb;
287
wire                    dcsb_ack_sb;
288
wire                    dcsb_err_sb;
289 504 lampret
 
290
//
291 977 lampret
// SB to BIU
292
//
293
wire    [dw-1:0] sbbiu_dat_sb;
294
wire    [aw-1:0] sbbiu_adr_sb;
295
wire                    sbbiu_cyc_sb;
296
wire                    sbbiu_stb_sb;
297
wire                    sbbiu_we_sb;
298
wire    [3:0]            sbbiu_sel_sb;
299
wire                    sbbiu_cab_sb;
300
wire    [dw-1:0] sbbiu_dat_biu;
301
wire                    sbbiu_ack_biu;
302
wire                    sbbiu_err_biu;
303
 
304
//
305 504 lampret
// IC to BIU
306
//
307
wire    [dw-1:0] icbiu_dat_ic;
308
wire    [aw-1:0] icbiu_adr_ic;
309
wire                    icbiu_cyc_ic;
310
wire                    icbiu_stb_ic;
311
wire                    icbiu_we_ic;
312
wire    [3:0]            icbiu_sel_ic;
313
wire    [3:0]            icbiu_tag_ic;
314 1175 lampret
wire                    icbiu_cab_ic;
315 504 lampret
wire    [dw-1:0] icbiu_dat_biu;
316
wire                    icbiu_ack_biu;
317
wire                    icbiu_err_biu;
318
wire    [3:0]            icbiu_tag_biu;
319
 
320
//
321
// CPU's SPR access to various RISC units (shared wires)
322
//
323
wire                    supv;
324
wire    [aw-1:0] spr_addr;
325
wire    [dw-1:0] spr_dat_cpu;
326
wire    [31:0]           spr_cs;
327
wire                    spr_we;
328
 
329
//
330
// DMMU and CPU
331
//
332
wire                    dmmu_en;
333
wire    [31:0]           spr_dat_dmmu;
334
 
335
//
336 1171 lampret
// DMMU and QMEM
337 504 lampret
//
338 1171 lampret
wire                    qmemdmmu_err_qmem;
339
wire    [3:0]            qmemdmmu_tag_qmem;
340
wire    [aw-1:0] qmemdmmu_adr_dmmu;
341
wire                    qmemdmmu_cycstb_dmmu;
342
wire                    qmemdmmu_ci_dmmu;
343 504 lampret
 
344
//
345
// CPU and data memory subsystem
346
//
347
wire                    dc_en;
348
wire    [31:0]           dcpu_adr_cpu;
349 1175 lampret
wire                    dcpu_cycstb_cpu;
350 504 lampret
wire                    dcpu_we_cpu;
351
wire    [3:0]            dcpu_sel_cpu;
352
wire    [3:0]            dcpu_tag_cpu;
353
wire    [31:0]           dcpu_dat_cpu;
354 1171 lampret
wire    [31:0]           dcpu_dat_qmem;
355
wire                    dcpu_ack_qmem;
356
wire                    dcpu_rty_qmem;
357 504 lampret
wire                    dcpu_err_dmmu;
358
wire    [3:0]            dcpu_tag_dmmu;
359
 
360
//
361
// IMMU and CPU
362
//
363
wire                    immu_en;
364
wire    [31:0]           spr_dat_immu;
365
 
366
//
367
// CPU and insn memory subsystem
368
//
369
wire                    ic_en;
370
wire    [31:0]           icpu_adr_cpu;
371 660 lampret
wire                    icpu_cycstb_cpu;
372 504 lampret
wire    [3:0]            icpu_sel_cpu;
373
wire    [3:0]            icpu_tag_cpu;
374 1171 lampret
wire    [31:0]           icpu_dat_qmem;
375
wire                    icpu_ack_qmem;
376 504 lampret
wire    [31:0]           icpu_adr_immu;
377
wire                    icpu_err_immu;
378
wire    [3:0]            icpu_tag_immu;
379 1175 lampret
wire                    icpu_rty_immu;
380 504 lampret
 
381
//
382 1171 lampret
// IMMU and QMEM
383 504 lampret
//
384 1171 lampret
wire    [aw-1:0] qmemimmu_adr_immu;
385
wire                    qmemimmu_rty_qmem;
386
wire                    qmemimmu_err_qmem;
387
wire    [3:0]            qmemimmu_tag_qmem;
388
wire                    qmemimmu_cycstb_immu;
389
wire                    qmemimmu_ci_immu;
390 504 lampret
 
391
//
392 1171 lampret
// QMEM and IC
393
//
394
wire    [aw-1:0] icqmem_adr_qmem;
395
wire                    icqmem_rty_ic;
396
wire                    icqmem_err_ic;
397
wire    [3:0]            icqmem_tag_ic;
398
wire                    icqmem_cycstb_qmem;
399
wire                    icqmem_ci_qmem;
400
wire    [31:0]           icqmem_dat_ic;
401
wire                    icqmem_ack_ic;
402
 
403
//
404
// QMEM and DC
405
//
406
wire    [aw-1:0] dcqmem_adr_qmem;
407
wire                    dcqmem_rty_dc;
408
wire                    dcqmem_err_dc;
409
wire    [3:0]            dcqmem_tag_dc;
410
wire                    dcqmem_cycstb_qmem;
411
wire                    dcqmem_ci_qmem;
412
wire    [31:0]           dcqmem_dat_dc;
413
wire    [31:0]           dcqmem_dat_qmem;
414
wire                    dcqmem_we_qmem;
415
wire    [3:0]            dcqmem_sel_qmem;
416
wire                    dcqmem_ack_dc;
417
 
418
//
419 504 lampret
// Connection between CPU and PIC
420
//
421
wire    [dw-1:0] spr_dat_pic;
422
wire                    pic_wakeup;
423 589 lampret
wire                    sig_int;
424 504 lampret
 
425
//
426
// Connection between CPU and PM
427
//
428
wire    [dw-1:0] spr_dat_pm;
429
 
430
//
431
// CPU and TT
432
//
433
wire    [dw-1:0] spr_dat_tt;
434 589 lampret
wire                    sig_tick;
435 504 lampret
 
436
//
437
// Debug port and caches/MMUs
438
//
439
wire    [dw-1:0] spr_dat_du;
440
wire                    du_stall;
441
wire    [dw-1:0] du_addr;
442
wire    [dw-1:0] du_dat_du;
443
wire                    du_read;
444
wire                    du_write;
445
wire    [12:0]           du_except;
446
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
447 636 lampret
wire    [dw-1:0] du_dat_cpu;
448 504 lampret
 
449
wire                    ex_freeze;
450
wire    [31:0]           ex_insn;
451
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
452 895 lampret
wire    [31:0]           spr_dat_npc;
453
wire    [31:0]           rf_dataw;
454 504 lampret
 
455 1063 lampret
`ifdef OR1200_BIST
456
//
457
// RAM BIST
458
//
459 1214 simons
wire                    mbist_immu_so;
460
wire                    mbist_ic_so;
461
wire                    mbist_dmmu_so;
462
wire                    mbist_dc_so;
463
wire      mbist_qmem_so;
464
wire                    mbist_immu_si = mbist_si_i;
465
wire                    mbist_ic_si = mbist_immu_so;
466
wire                    mbist_qmem_si = mbist_ic_so;
467
wire                    mbist_dmmu_si = mbist_qmem_so;
468
wire                    mbist_dc_si = mbist_dmmu_so;
469
assign                  mbist_so_o = mbist_dc_so;
470 1063 lampret
`endif
471 895 lampret
 
472 1214 simons
wire  [3:0] icqmem_sel_qmem;
473
wire  [3:0] icqmem_tag_qmem;
474
wire  [3:0] dcqmem_tag_qmem;
475 1063 lampret
 
476 504 lampret
//
477
// Instantiation of Instruction WISHBONE BIU
478
//
479 1209 lampret
or1200_iwb_biu iwb_biu(
480 504 lampret
        // RISC clk, rst and clock control
481
        .clk(clk_i),
482
        .rst(rst_i),
483
        .clmode(clmode_i),
484
 
485
        // WISHBONE interface
486
        .wb_clk_i(iwb_clk_i),
487
        .wb_rst_i(iwb_rst_i),
488
        .wb_ack_i(iwb_ack_i),
489
        .wb_err_i(iwb_err_i),
490
        .wb_rty_i(iwb_rty_i),
491
        .wb_dat_i(iwb_dat_i),
492
        .wb_cyc_o(iwb_cyc_o),
493
        .wb_adr_o(iwb_adr_o),
494
        .wb_stb_o(iwb_stb_o),
495
        .wb_we_o(iwb_we_o),
496
        .wb_sel_o(iwb_sel_o),
497 1104 lampret
        .wb_dat_o(iwb_dat_o),
498
`ifdef OR1200_WB_CAB
499 504 lampret
        .wb_cab_o(iwb_cab_o),
500 1104 lampret
`endif
501
`ifdef OR1200_WB_B3
502
        .wb_cti_o(iwb_cti_o),
503
        .wb_bte_o(iwb_bte_o),
504
`endif
505 504 lampret
 
506
        // Internal RISC bus
507
        .biu_dat_i(icbiu_dat_ic),
508
        .biu_adr_i(icbiu_adr_ic),
509
        .biu_cyc_i(icbiu_cyc_ic),
510
        .biu_stb_i(icbiu_stb_ic),
511
        .biu_we_i(icbiu_we_ic),
512
        .biu_sel_i(icbiu_sel_ic),
513
        .biu_cab_i(icbiu_cab_ic),
514
        .biu_dat_o(icbiu_dat_biu),
515
        .biu_ack_o(icbiu_ack_biu),
516
        .biu_err_o(icbiu_err_biu)
517
);
518
 
519
//
520
// Instantiation of Data WISHBONE BIU
521
//
522
or1200_wb_biu dwb_biu(
523
        // RISC clk, rst and clock control
524
        .clk(clk_i),
525
        .rst(rst_i),
526
        .clmode(clmode_i),
527
 
528
        // WISHBONE interface
529
        .wb_clk_i(dwb_clk_i),
530
        .wb_rst_i(dwb_rst_i),
531
        .wb_ack_i(dwb_ack_i),
532
        .wb_err_i(dwb_err_i),
533
        .wb_rty_i(dwb_rty_i),
534
        .wb_dat_i(dwb_dat_i),
535
        .wb_cyc_o(dwb_cyc_o),
536
        .wb_adr_o(dwb_adr_o),
537
        .wb_stb_o(dwb_stb_o),
538
        .wb_we_o(dwb_we_o),
539
        .wb_sel_o(dwb_sel_o),
540 1104 lampret
        .wb_dat_o(dwb_dat_o),
541
`ifdef OR1200_WB_CAB
542 504 lampret
        .wb_cab_o(dwb_cab_o),
543 1104 lampret
`endif
544
`ifdef OR1200_WB_B3
545
        .wb_cti_o(dwb_cti_o),
546
        .wb_bte_o(dwb_bte_o),
547
`endif
548 504 lampret
 
549
        // Internal RISC bus
550 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
551
        .biu_adr_i(sbbiu_adr_sb),
552
        .biu_cyc_i(sbbiu_cyc_sb),
553
        .biu_stb_i(sbbiu_stb_sb),
554
        .biu_we_i(sbbiu_we_sb),
555
        .biu_sel_i(sbbiu_sel_sb),
556
        .biu_cab_i(sbbiu_cab_sb),
557
        .biu_dat_o(sbbiu_dat_biu),
558
        .biu_ack_o(sbbiu_ack_biu),
559
        .biu_err_o(sbbiu_err_biu)
560 504 lampret
);
561
 
562
//
563
// Instantiation of IMMU
564
//
565
or1200_immu_top or1200_immu_top(
566
        // Rst and clk
567
        .clk(clk_i),
568
        .rst(rst_i),
569
 
570 1063 lampret
`ifdef OR1200_BIST
571
        // RAM BIST
572 1214 simons
        .mbist_si_i(mbist_immu_si),
573
        .mbist_so_o(mbist_immu_so),
574
        .mbist_ctrl_i(mbist_ctrl_i),
575 1063 lampret
`endif
576
 
577 1171 lampret
        // CPU and IMMU
578 504 lampret
        .ic_en(ic_en),
579
        .immu_en(immu_en),
580
        .supv(supv),
581
        .icpu_adr_i(icpu_adr_cpu),
582 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
583 504 lampret
        .icpu_adr_o(icpu_adr_immu),
584
        .icpu_tag_o(icpu_tag_immu),
585 617 lampret
        .icpu_rty_o(icpu_rty_immu),
586 504 lampret
        .icpu_err_o(icpu_err_immu),
587
 
588
        // SPR access
589
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
590
        .spr_write(spr_we),
591
        .spr_addr(spr_addr),
592
        .spr_dat_i(spr_dat_cpu),
593
        .spr_dat_o(spr_dat_immu),
594
 
595 1171 lampret
        // QMEM and IMMU
596
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
597
        .qmemimmu_err_i(qmemimmu_err_qmem),
598
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
599
        .qmemimmu_adr_o(qmemimmu_adr_immu),
600
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
601
        .qmemimmu_ci_o(qmemimmu_ci_immu)
602 504 lampret
);
603
 
604
//
605
// Instantiation of Instruction Cache
606
//
607
or1200_ic_top or1200_ic_top(
608
        .clk(clk_i),
609
        .rst(rst_i),
610
 
611 1063 lampret
`ifdef OR1200_BIST
612
        // RAM BIST
613 1214 simons
        .mbist_si_i(mbist_ic_si),
614
        .mbist_so_o(mbist_ic_so),
615
        .mbist_ctrl_i(mbist_ctrl_i),
616 1063 lampret
`endif
617
 
618 1171 lampret
        // IC and QMEM
619 504 lampret
        .ic_en(ic_en),
620 1171 lampret
        .icqmem_adr_i(icqmem_adr_qmem),
621
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
622
        .icqmem_ci_i(icqmem_ci_qmem),
623
        .icqmem_sel_i(icqmem_sel_qmem),
624
        .icqmem_tag_i(icqmem_tag_qmem),
625
        .icqmem_dat_o(icqmem_dat_ic),
626
        .icqmem_ack_o(icqmem_ack_ic),
627
        .icqmem_rty_o(icqmem_rty_ic),
628
        .icqmem_err_o(icqmem_err_ic),
629
        .icqmem_tag_o(icqmem_tag_ic),
630 504 lampret
 
631
        // SPR access
632
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
633
        .spr_write(spr_we),
634
        .spr_dat_i(spr_dat_cpu),
635
 
636
        // IC and BIU
637
        .icbiu_dat_o(icbiu_dat_ic),
638
        .icbiu_adr_o(icbiu_adr_ic),
639
        .icbiu_cyc_o(icbiu_cyc_ic),
640
        .icbiu_stb_o(icbiu_stb_ic),
641
        .icbiu_we_o(icbiu_we_ic),
642
        .icbiu_sel_o(icbiu_sel_ic),
643
        .icbiu_cab_o(icbiu_cab_ic),
644
        .icbiu_dat_i(icbiu_dat_biu),
645
        .icbiu_ack_i(icbiu_ack_biu),
646
        .icbiu_err_i(icbiu_err_biu)
647
);
648
 
649
//
650
// Instantiation of Instruction Cache
651
//
652
or1200_cpu or1200_cpu(
653
        .clk(clk_i),
654
        .rst(rst_i),
655
 
656 1171 lampret
        // Connection QMEM and IFETCHER inside CPU
657 504 lampret
        .ic_en(ic_en),
658
        .icpu_adr_o(icpu_adr_cpu),
659 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
660 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
661
        .icpu_tag_o(icpu_tag_cpu),
662 1171 lampret
        .icpu_dat_i(icpu_dat_qmem),
663
        .icpu_ack_i(icpu_ack_qmem),
664 617 lampret
        .icpu_rty_i(icpu_rty_immu),
665 504 lampret
        .icpu_adr_i(icpu_adr_immu),
666
        .icpu_err_i(icpu_err_immu),
667
        .icpu_tag_i(icpu_tag_immu),
668
 
669
        // Connection CPU to external Debug port
670
        .ex_freeze(ex_freeze),
671
        .ex_insn(ex_insn),
672
        .branch_op(branch_op),
673
        .du_stall(du_stall),
674
        .du_addr(du_addr),
675
        .du_dat_du(du_dat_du),
676
        .du_read(du_read),
677
        .du_write(du_write),
678
        .du_dsr(du_dsr),
679
        .du_except(du_except),
680 636 lampret
        .du_dat_cpu(du_dat_cpu),
681 895 lampret
        .rf_dataw(rf_dataw),
682 504 lampret
 
683 895 lampret
 
684 504 lampret
        // Connection IMMU and CPU internally
685
        .immu_en(immu_en),
686
 
687 1171 lampret
        // Connection QMEM and CPU
688 504 lampret
        .dc_en(dc_en),
689
        .dcpu_adr_o(dcpu_adr_cpu),
690 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
691 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
692
        .dcpu_sel_o(dcpu_sel_cpu),
693
        .dcpu_tag_o(dcpu_tag_cpu),
694
        .dcpu_dat_o(dcpu_dat_cpu),
695 1171 lampret
        .dcpu_dat_i(dcpu_dat_qmem),
696
        .dcpu_ack_i(dcpu_ack_qmem),
697
        .dcpu_rty_i(dcpu_rty_qmem),
698 504 lampret
        .dcpu_err_i(dcpu_err_dmmu),
699
        .dcpu_tag_i(dcpu_tag_dmmu),
700
 
701
        // Connection DMMU and CPU internally
702
        .dmmu_en(dmmu_en),
703
 
704
        // Connection PIC and CPU's EXCEPT
705 589 lampret
        .sig_int(sig_int),
706
        .sig_tick(sig_tick),
707 504 lampret
 
708
        // SPRs
709
        .supv(supv),
710
        .spr_addr(spr_addr),
711 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
712 504 lampret
        .spr_dat_pic(spr_dat_pic),
713
        .spr_dat_tt(spr_dat_tt),
714
        .spr_dat_pm(spr_dat_pm),
715
        .spr_dat_dmmu(spr_dat_dmmu),
716
        .spr_dat_immu(spr_dat_immu),
717
        .spr_dat_du(spr_dat_du),
718 895 lampret
        .spr_dat_npc(spr_dat_npc),
719 504 lampret
        .spr_cs(spr_cs),
720
        .spr_we(spr_we)
721
);
722
 
723
//
724
// Instantiation of DMMU
725
//
726
or1200_dmmu_top or1200_dmmu_top(
727
        // Rst and clk
728
        .clk(clk_i),
729
        .rst(rst_i),
730
 
731 1063 lampret
`ifdef OR1200_BIST
732
        // RAM BIST
733 1214 simons
        .mbist_si_i(mbist_dmmu_si),
734
        .mbist_so_o(mbist_dmmu_so),
735
        .mbist_ctrl_i(mbist_ctrl_i),
736 1063 lampret
`endif
737
 
738 504 lampret
        // CPU i/f
739
        .dc_en(dc_en),
740
        .dmmu_en(dmmu_en),
741
        .supv(supv),
742
        .dcpu_adr_i(dcpu_adr_cpu),
743 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
744 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
745
        .dcpu_tag_o(dcpu_tag_dmmu),
746
        .dcpu_err_o(dcpu_err_dmmu),
747
 
748
        // SPR access
749
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
750
        .spr_write(spr_we),
751
        .spr_addr(spr_addr),
752
        .spr_dat_i(spr_dat_cpu),
753
        .spr_dat_o(spr_dat_dmmu),
754
 
755 1171 lampret
        // QMEM and DMMU
756
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
757
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
758
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
759
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
760
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
761 504 lampret
);
762
 
763
//
764
// Instantiation of Data Cache
765
//
766
or1200_dc_top or1200_dc_top(
767
        .clk(clk_i),
768
        .rst(rst_i),
769
 
770 1063 lampret
`ifdef OR1200_BIST
771
        // RAM BIST
772 1214 simons
        .mbist_si_i(mbist_dc_si),
773
        .mbist_so_o(mbist_dc_so),
774
        .mbist_ctrl_i(mbist_ctrl_i),
775 1063 lampret
`endif
776
 
777 1171 lampret
        // DC and QMEM
778 504 lampret
        .dc_en(dc_en),
779 1171 lampret
        .dcqmem_adr_i(dcqmem_adr_qmem),
780
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
781
        .dcqmem_ci_i(dcqmem_ci_qmem),
782
        .dcqmem_we_i(dcqmem_we_qmem),
783
        .dcqmem_sel_i(dcqmem_sel_qmem),
784
        .dcqmem_tag_i(dcqmem_tag_qmem),
785
        .dcqmem_dat_i(dcqmem_dat_qmem),
786
        .dcqmem_dat_o(dcqmem_dat_dc),
787
        .dcqmem_ack_o(dcqmem_ack_dc),
788
        .dcqmem_rty_o(dcqmem_rty_dc),
789
        .dcqmem_err_o(dcqmem_err_dc),
790
        .dcqmem_tag_o(dcqmem_tag_dc),
791 504 lampret
 
792
        // SPR access
793
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
794
        .spr_write(spr_we),
795
        .spr_dat_i(spr_dat_cpu),
796
 
797
        // DC and BIU
798 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
799
        .dcsb_adr_o(dcsb_adr_dc),
800
        .dcsb_cyc_o(dcsb_cyc_dc),
801
        .dcsb_stb_o(dcsb_stb_dc),
802
        .dcsb_we_o(dcsb_we_dc),
803
        .dcsb_sel_o(dcsb_sel_dc),
804
        .dcsb_cab_o(dcsb_cab_dc),
805
        .dcsb_dat_i(dcsb_dat_sb),
806
        .dcsb_ack_i(dcsb_ack_sb),
807
        .dcsb_err_i(dcsb_err_sb)
808 504 lampret
);
809
 
810
//
811 1171 lampret
// Instantiation of embedded memory - qmem
812
//
813
or1200_qmem_top or1200_qmem_top(
814
        .clk(clk_i),
815
        .rst(rst_i),
816
 
817
`ifdef OR1200_BIST
818
        // RAM BIST
819 1214 simons
        .mbist_si_i(mbist_qmem_si),
820
        .mbist_so_o(mbist_qmem_so),
821
        .mbist_ctrl_i(mbist_ctrl_i),
822 1171 lampret
`endif
823
 
824
        // QMEM and CPU/IMMU
825
        .qmemimmu_adr_i(qmemimmu_adr_immu),
826
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
827
        .qmemimmu_ci_i(qmemimmu_ci_immu),
828
        .qmemicpu_sel_i(icpu_sel_cpu),
829
        .qmemicpu_tag_i(icpu_tag_cpu),
830
        .qmemicpu_dat_o(icpu_dat_qmem),
831
        .qmemicpu_ack_o(icpu_ack_qmem),
832
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
833
        .qmemimmu_err_o(qmemimmu_err_qmem),
834
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
835
 
836
        // QMEM and IC
837
        .icqmem_adr_o(icqmem_adr_qmem),
838
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
839
        .icqmem_ci_o(icqmem_ci_qmem),
840
        .icqmem_sel_o(icqmem_sel_qmem),
841
        .icqmem_tag_o(icqmem_tag_qmem),
842
        .icqmem_dat_i(icqmem_dat_ic),
843
        .icqmem_ack_i(icqmem_ack_ic),
844
        .icqmem_rty_i(icqmem_rty_ic),
845
        .icqmem_err_i(icqmem_err_ic),
846
        .icqmem_tag_i(icqmem_tag_ic),
847
 
848
        // QMEM and CPU/DMMU
849
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
850
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
851
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
852
        .qmemdcpu_we_i(dcpu_we_cpu),
853
        .qmemdcpu_sel_i(dcpu_sel_cpu),
854
        .qmemdcpu_tag_i(dcpu_tag_cpu),
855
        .qmemdcpu_dat_i(dcpu_dat_cpu),
856
        .qmemdcpu_dat_o(dcpu_dat_qmem),
857
        .qmemdcpu_ack_o(dcpu_ack_qmem),
858
        .qmemdcpu_rty_o(dcpu_rty_qmem),
859
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
860
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
861
 
862
        // QMEM and DC
863
        .dcqmem_adr_o(dcqmem_adr_qmem),
864
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
865
        .dcqmem_ci_o(dcqmem_ci_qmem),
866
        .dcqmem_we_o(dcqmem_we_qmem),
867
        .dcqmem_sel_o(dcqmem_sel_qmem),
868
        .dcqmem_tag_o(dcqmem_tag_qmem),
869
        .dcqmem_dat_o(dcqmem_dat_qmem),
870
        .dcqmem_dat_i(dcqmem_dat_dc),
871
        .dcqmem_ack_i(dcqmem_ack_dc),
872
        .dcqmem_rty_i(dcqmem_rty_dc),
873
        .dcqmem_err_i(dcqmem_err_dc),
874
        .dcqmem_tag_i(dcqmem_tag_dc)
875
);
876
 
877
//
878 977 lampret
// Instantiation of Store Buffer
879
//
880
or1200_sb or1200_sb(
881
        // RISC clock, reset
882
        .clk(clk_i),
883
        .rst(rst_i),
884
 
885
        // Internal RISC bus (DC<->SB)
886
        .dcsb_dat_i(dcsb_dat_dc),
887
        .dcsb_adr_i(dcsb_adr_dc),
888
        .dcsb_cyc_i(dcsb_cyc_dc),
889
        .dcsb_stb_i(dcsb_stb_dc),
890
        .dcsb_we_i(dcsb_we_dc),
891
        .dcsb_sel_i(dcsb_sel_dc),
892
        .dcsb_cab_i(dcsb_cab_dc),
893
        .dcsb_dat_o(dcsb_dat_sb),
894
        .dcsb_ack_o(dcsb_ack_sb),
895
        .dcsb_err_o(dcsb_err_sb),
896
 
897
        // SB and BIU
898
        .sbbiu_dat_o(sbbiu_dat_sb),
899
        .sbbiu_adr_o(sbbiu_adr_sb),
900
        .sbbiu_cyc_o(sbbiu_cyc_sb),
901
        .sbbiu_stb_o(sbbiu_stb_sb),
902
        .sbbiu_we_o(sbbiu_we_sb),
903
        .sbbiu_sel_o(sbbiu_sel_sb),
904
        .sbbiu_cab_o(sbbiu_cab_sb),
905
        .sbbiu_dat_i(sbbiu_dat_biu),
906
        .sbbiu_ack_i(sbbiu_ack_biu),
907
        .sbbiu_err_i(sbbiu_err_biu)
908
);
909
 
910
//
911 504 lampret
// Instantiation of Debug Unit
912
//
913
or1200_du or1200_du(
914
        // RISC Internal Interface
915
        .clk(clk_i),
916
        .rst(rst_i),
917 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
918 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
919 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
920 504 lampret
        .ex_freeze(ex_freeze),
921
        .branch_op(branch_op),
922
        .ex_insn(ex_insn),
923
        .du_dsr(du_dsr),
924
 
925 895 lampret
        // For Trace buffer
926
        .spr_dat_npc(spr_dat_npc),
927
        .rf_dataw(rf_dataw),
928
 
929 504 lampret
        // DU's access to SPR unit
930
        .du_stall(du_stall),
931
        .du_addr(du_addr),
932 636 lampret
        .du_dat_i(du_dat_cpu),
933 504 lampret
        .du_dat_o(du_dat_du),
934
        .du_read(du_read),
935
        .du_write(du_write),
936
        .du_except(du_except),
937
 
938
        // Access to DU's SPRs
939
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
940
        .spr_write(spr_we),
941
        .spr_addr(spr_addr),
942
        .spr_dat_i(spr_dat_cpu),
943
        .spr_dat_o(spr_dat_du),
944
 
945
        // External Debug Interface
946
        .dbg_stall_i(dbg_stall_i),
947
        .dbg_ewt_i(dbg_ewt_i),
948
        .dbg_lss_o(dbg_lss_o),
949
        .dbg_is_o(dbg_is_o),
950
        .dbg_wp_o(dbg_wp_o),
951
        .dbg_bp_o(dbg_bp_o),
952 1226 markom
        .dbg_stb_i(dbg_stb_i),
953
        .dbg_we_i(dbg_we_i),
954
        .dbg_adr_i(dbg_adr_i),
955
        .dbg_dat_i(dbg_dat_i),
956 504 lampret
        .dbg_dat_o(dbg_dat_o)
957 1226 markom
        .dbg_ack_o(dbg_ack_o),
958 504 lampret
);
959
 
960
//
961
// Programmable interrupt controller
962
//
963
or1200_pic or1200_pic(
964
        // RISC Internal Interface
965
        .clk(clk_i),
966
        .rst(rst_i),
967
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
968
        .spr_write(spr_we),
969
        .spr_addr(spr_addr),
970
        .spr_dat_i(spr_dat_cpu),
971
        .spr_dat_o(spr_dat_pic),
972
        .pic_wakeup(pic_wakeup),
973 589 lampret
        .int(sig_int),
974 504 lampret
 
975
        // PIC Interface
976
        .pic_int(pic_ints_i)
977
);
978
 
979
//
980
// Instantiation of Tick timer
981
//
982
or1200_tt or1200_tt(
983
        // RISC Internal Interface
984
        .clk(clk_i),
985
        .rst(rst_i),
986 617 lampret
        .du_stall(du_stall),
987 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
988
        .spr_write(spr_we),
989
        .spr_addr(spr_addr),
990
        .spr_dat_i(spr_dat_cpu),
991
        .spr_dat_o(spr_dat_tt),
992 589 lampret
        .int(sig_tick)
993 504 lampret
);
994
 
995
//
996
// Instantiation of Power Management
997
//
998
or1200_pm or1200_pm(
999
        // RISC Internal Interface
1000
        .clk(clk_i),
1001
        .rst(rst_i),
1002
        .pic_wakeup(pic_wakeup),
1003
        .spr_write(spr_we),
1004
        .spr_addr(spr_addr),
1005
        .spr_dat_i(spr_dat_cpu),
1006
        .spr_dat_o(spr_dat_pm),
1007
 
1008
        // Power Management Interface
1009
        .pm_cpustall(pm_cpustall_i),
1010
        .pm_clksd(pm_clksd_o),
1011
        .pm_dc_gate(pm_dc_gate_o),
1012
        .pm_ic_gate(pm_ic_gate_o),
1013
        .pm_dmmu_gate(pm_dmmu_gate_o),
1014
        .pm_immu_gate(pm_immu_gate_o),
1015
        .pm_tt_gate(pm_tt_gate_o),
1016
        .pm_cpu_gate(pm_cpu_gate_o),
1017
        .pm_wakeup(pm_wakeup_o),
1018
        .pm_lvolt(pm_lvolt_o)
1019
);
1020
 
1021
 
1022
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.