OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_23/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1225

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1225 andreje
// Revision 1.35.4.3  2003/12/17 13:43:38  simons
48
// Exception prefix configuration changed.
49
//
50 1220 simons
// Revision 1.35.4.2  2003/12/05 00:05:03  lampret
51
// Static exception prefix.
52
//
53 1207 lampret
// Revision 1.35.4.1  2003/07/08 15:36:37  lampret
54
// Added embedded memory QMEM.
55
//
56 1171 lampret
// Revision 1.35  2003/04/24 00:16:07  lampret
57
// No functional changes. Added defines to disable implementation of multiplier/MAC
58
//
59 1159 lampret
// Revision 1.34  2003/04/20 22:23:57  lampret
60
// No functional change. Only added customization for exception vectors.
61
//
62 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
63
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
64
//
65 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
66
// RFRAM defines comments updated. Altera LPM option added.
67
//
68 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
69
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
70
//
71 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
72
// Previous check-in was done by mistake.
73
//
74 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
75
// Signal scanb_sen renamed to scanb_en.
76 1077 mohor
//
77
// Revision 1.28  2002/10/17 20:04:40  lampret
78
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
79
//
80 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
81
// Removed obsolete comment.
82
//
83 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
84
// Added optional l.div/l.divu insns. By default they are disabled.
85
//
86 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
87
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
88
//
89 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
90
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
91
//
92 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
93
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
94
//
95 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
96
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
97
//
98 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
99
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
100
//
101 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
102
// Disable SB until it is tested
103
//
104 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
105
// Added store buffer.
106
//
107 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
108
// Fixed Xilinx trace buffer address. REported by Taylor Su.
109
//
110 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
111
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
112
//
113 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
114
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
115
//
116 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
117
// Added defines for enabling generic FF based memory macro for register file.
118
//
119 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
120
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
121
//
122 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
123
// Some of the warnings fixed.
124
//
125 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
126
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
127
//
128 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
129
// Updated defines.
130
//
131 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
132
// Added alternative for critical path in DU.
133
//
134 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
135
// Fixed async loop. Changed multiplier type for ASIC.
136
//
137 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
138
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
139
//
140 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
141
// Fixed combinational loops.
142
//
143 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
144
// Fixed OR1200_XILINX_RAM32X1D.
145
//
146 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
147
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
148
//
149 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
150
// Default ASIC configuration does not sample WB inputs.
151
//
152 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
153
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
154
//
155 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
156
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
157
//
158 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
159
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
160
//
161 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
162
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
163
//
164
// Revision 1.19  2001/11/27 19:46:57  lampret
165
// Now FPGA and ASIC target are separate.
166
//
167
// Revision 1.18  2001/11/23 21:42:31  simons
168
// Program counter divided to PPC and NPC.
169
//
170
// Revision 1.17  2001/11/23 08:38:51  lampret
171
// Changed DSR/DRR behavior and exception detection.
172
//
173
// Revision 1.16  2001/11/20 21:30:38  lampret
174
// Added OR1200_REGISTERED_INPUTS.
175
//
176
// Revision 1.15  2001/11/19 14:29:48  simons
177
// Cashes disabled.
178
//
179
// Revision 1.14  2001/11/13 10:02:21  lampret
180
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
181
//
182
// Revision 1.13  2001/11/12 01:45:40  lampret
183
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
184
//
185
// Revision 1.12  2001/11/10 03:43:57  lampret
186
// Fixed exceptions.
187
//
188
// Revision 1.11  2001/11/02 18:57:14  lampret
189
// Modified virtual silicon instantiations.
190
//
191
// Revision 1.10  2001/10/21 17:57:16  lampret
192
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
193
//
194
// Revision 1.9  2001/10/19 23:28:46  lampret
195
// Fixed some synthesis warnings. Configured with caches and MMUs.
196
//
197
// Revision 1.8  2001/10/14 13:12:09  lampret
198
// MP3 version.
199
//
200
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
201
// no message
202
//
203
// Revision 1.3  2001/08/17 08:01:19  lampret
204
// IC enable/disable.
205
//
206
// Revision 1.2  2001/08/13 03:36:20  lampret
207
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
208
//
209
// Revision 1.1  2001/08/09 13:39:33  lampret
210
// Major clean-up.
211
//
212
// Revision 1.2  2001/07/22 03:31:54  lampret
213
// Fixed RAM's oen bug. Cache bypass under development.
214
//
215
// Revision 1.1  2001/07/20 00:46:03  lampret
216
// Development version of RTL. Libraries are missing.
217
//
218
//
219
 
220
//
221
// Dump VCD
222
//
223
//`define OR1200_VCD_DUMP
224
 
225
//
226
// Generate debug messages during simulation
227
//
228
//`define OR1200_VERBOSE
229
 
230 1078 mohor
//  `define OR1200_ASIC
231 504 lampret
////////////////////////////////////////////////////////
232
//
233
// Typical configuration for an ASIC
234
//
235
`ifdef OR1200_ASIC
236
 
237
//
238
// Target ASIC memories
239
//
240
//`define OR1200_ARTISAN_SSP
241
//`define OR1200_ARTISAN_SDP
242
//`define OR1200_ARTISAN_STP
243
`define OR1200_VIRTUALSILICON_SSP
244 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
245 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
246 504 lampret
 
247
//
248
// Do not implement Data cache
249
//
250
//`define OR1200_NO_DC
251
 
252
//
253
// Do not implement Insn cache
254
//
255
//`define OR1200_NO_IC
256
 
257
//
258
// Do not implement Data MMU
259
//
260
//`define OR1200_NO_DMMU
261
 
262
//
263
// Do not implement Insn MMU
264
//
265
//`define OR1200_NO_IMMU
266
 
267
//
268 944 lampret
// Select between ASIC optimized and generic multiplier
269 504 lampret
//
270 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
271
`define OR1200_GENERIC_MULTP2_32X32
272 504 lampret
 
273
//
274
// Size/type of insn/data cache if implemented
275
//
276
// `define OR1200_IC_1W_4KB
277
`define OR1200_IC_1W_8KB
278
// `define OR1200_DC_1W_4KB
279
`define OR1200_DC_1W_8KB
280
 
281
`else
282
 
283
 
284
/////////////////////////////////////////////////////////
285
//
286
// Typical configuration for an FPGA
287
//
288
 
289
//
290
// Target FPGA memories
291
//
292 1132 lampret
//`define OR1200_ALTERA_LPM
293 504 lampret
`define OR1200_XILINX_RAMB4
294 776 lampret
//`define OR1200_XILINX_RAM32X1D
295 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
296 504 lampret
 
297
//
298
// Do not implement Data cache
299
//
300
//`define OR1200_NO_DC
301
 
302
//
303
// Do not implement Insn cache
304
//
305
//`define OR1200_NO_IC
306
 
307
//
308
// Do not implement Data MMU
309
//
310
//`define OR1200_NO_DMMU
311
 
312
//
313
// Do not implement Insn MMU
314
//
315
//`define OR1200_NO_IMMU
316
 
317
//
318 944 lampret
// Select between ASIC and generic multiplier
319 504 lampret
//
320 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
321 504 lampret
//
322
//`define OR1200_ASIC_MULTP2_32X32
323
`define OR1200_GENERIC_MULTP2_32X32
324
 
325
//
326
// Size/type of insn/data cache if implemented
327
// (consider available FPGA memory resources)
328
//
329
`define OR1200_IC_1W_4KB
330
//`define OR1200_IC_1W_8KB
331
`define OR1200_DC_1W_4KB
332
//`define OR1200_DC_1W_8KB
333
 
334
`endif
335
 
336
 
337
//////////////////////////////////////////////////////////
338
//
339
// Do not change below unless you know what you are doing
340
//
341
 
342 788 lampret
//
343 1063 lampret
// Enable RAM BIST
344
//
345
// At the moment this only works for Virtual Silicon
346
// single port RAMs. For other RAMs it has not effect.
347
// Special wrapper for VS RAMs needs to be provided
348
// with scan flops to facilitate bist scan.
349
//
350 1078 mohor
//`define OR1200_BIST
351 1063 lampret
 
352
//
353 944 lampret
// Register OR1200 WISHBONE outputs
354
// (must be defined/enabled)
355
//
356
`define OR1200_REGISTERED_OUTPUTS
357
 
358
//
359
// Register OR1200 WISHBONE inputs
360
//
361
// (must be undefined/disabled)
362
//
363
//`define OR1200_REGISTERED_INPUTS
364
 
365
//
366 895 lampret
// Disable bursts if they are not supported by the
367
// memory subsystem (only affect cache line fill)
368
//
369
//`define OR1200_NO_BURSTS
370
//
371
 
372
//
373 944 lampret
// WISHBONE retry counter range
374
//
375
// 2^value range for retry counter. Retry counter
376
// is activated whenever *wb_rty_i is asserted and
377
// until retry counter expires, corresponding
378
// WISHBONE interface is deactivated.
379
//
380
// To disable retry counters and *wb_rty_i all together,
381
// undefine this macro.
382
//
383
//`define OR1200_WB_RETRY 7
384
 
385
//
386 1104 lampret
// WISHBONE Consecutive Address Burst
387
//
388
// This was used prior to WISHBONE B3 specification
389
// to identify bursts. It is no longer needed but
390
// remains enabled for compatibility with old designs.
391
//
392
// To remove *wb_cab_o ports undefine this macro.
393
//
394
`define OR1200_WB_CAB
395
 
396
//
397
// WISHBONE B3 compatible interface
398
//
399
// This follows the WISHBONE B3 specification.
400
// It is not enabled by default because most
401
// designs still don't use WB b3.
402
//
403
// To enable *wb_cti_o/*wb_bte_o ports,
404
// define this macro.
405
//
406
//`define OR1200_WB_B3
407
 
408
//
409 788 lampret
// Enable additional synthesis directives if using
410 790 lampret
// _Synopsys_ synthesis tool
411 788 lampret
//
412
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
413
 
414
//
415 1022 lampret
// Enables default statement in some case blocks
416
// and disables Synopsys synthesis directive full_case
417
//
418
// By default it is enabled. When disabled it
419
// can increase clock frequency.
420
//
421
`define OR1200_CASE_DEFAULT
422
 
423
//
424 504 lampret
// Operand width / register file address width
425 788 lampret
//
426
// (DO NOT CHANGE)
427
//
428 504 lampret
`define OR1200_OPERAND_WIDTH            32
429
`define OR1200_REGFILE_ADDR_WIDTH       5
430
 
431
//
432 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
433
// also set (compare) flag when result of their
434
// operation equals zero
435
//
436
// At the time of writing this, default or32
437
// C/C++ compiler doesn't generate code that
438
// would benefit from this optimization.
439
//
440
// By default this optimization is disabled to
441
// save area.
442
//
443
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
444
 
445
//
446
// Implement l.addc/l.addic instructions and SR[CY]
447
//
448
// At the time of writing this, or32
449
// C/C++ compiler doesn't generate l.addc/l.addic
450
// instructions. However or32 assembler
451
// can assemble code that uses l.addc/l.addic insns.
452
//
453
// By default implementation of l.addc/l.addic
454
// instructions and SR[CY] is disabled to save
455
// area.
456
//
457 1033 lampret
// [Because this define controles implementation
458
//  of SR[CY] write enable, if it is not enabled,
459
//  l.add/l.addi also don't set SR[CY].]
460
//
461 1032 lampret
//`define OR1200_IMPL_ADDC
462
 
463
//
464 1035 lampret
// Implement optional l.div/l.divu instructions
465
//
466
// By default divide instructions are not implemented
467
// to save area and increase clock frequency. or32 C/C++
468
// compiler can use soft library for division.
469
//
470 1159 lampret
// To implement divide, multiplier needs to be implemented.
471
//
472 1035 lampret
//`define OR1200_IMPL_DIV
473
 
474
//
475 504 lampret
// Implement rotate in the ALU
476
//
477 1032 lampret
// At the time of writing this, or32
478
// C/C++ compiler doesn't generate rotate
479
// instructions. However or32 assembler
480
// can assemble code that uses rotate insn.
481
// This means that rotate instructions
482
// must be used manually inserted.
483
//
484
// By default implementation of rotate
485
// is disabled to save area and increase
486
// clock frequency.
487
//
488 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
489
 
490
//
491
// Type of ALU compare to implement
492
//
493 1032 lampret
// Try either one to find what yields
494
// higher clock frequencyin your case.
495
//
496 504 lampret
//`define OR1200_IMPL_ALU_COMP1
497
`define OR1200_IMPL_ALU_COMP2
498
 
499
//
500 1159 lampret
// Implement multiplier
501 504 lampret
//
502 1159 lampret
// By default multiplier is implemented
503
//
504
`define OR1200_MULT_IMPLEMENTED
505
 
506
//
507
// Implement multiply-and-accumulate
508
//
509
// By default MAC is implemented. To
510
// implement MAC, multiplier needs to be
511
// implemented.
512
//
513
`define OR1200_MAC_IMPLEMENTED
514
 
515
//
516
// Low power, slower multiplier
517
//
518
// Select between low-power (larger) multiplier
519
// and faster multiplier. The actual difference
520
// is only AND logic that prevents distribution
521
// of operands into the multiplier when instruction
522
// in execution is not multiply instruction
523
//
524 776 lampret
//`define OR1200_LOWPWR_MULT
525 504 lampret
 
526
//
527 1139 lampret
// Clock ratio RISC clock versus WB clock
528 504 lampret
//
529 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
530
// both defines
531 504 lampret
//
532 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
533
// and use clmode to set ratio
534
//
535
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
536
// clmode to set ratio
537
//
538 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
539 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
540 504 lampret
 
541
//
542
// Type of register file RAM
543
//
544 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
545 504 lampret
// `define OR1200_RFRAM_TWOPORT
546 870 lampret
//
547 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
548 870 lampret
`define OR1200_RFRAM_DUALPORT
549
//
550 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
551
//`define OR1200_RFRAM_GENERIC
552 504 lampret
 
553
//
554 776 lampret
// Type of mem2reg aligner to implement.
555 504 lampret
//
556 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
557
// circuit, however with today tools it will
558
// most probably give you slower circuit.
559
//
560
`define OR1200_IMPL_MEM2REG1
561
//`define OR1200_IMPL_MEM2REG2
562 504 lampret
 
563
//
564
// ALUOPs
565
//
566
`define OR1200_ALUOP_WIDTH      4
567 636 lampret
`define OR1200_ALUOP_NOP        4'd4
568 504 lampret
/* Order defined by arith insns that have two source operands both in regs
569
   (see binutils/include/opcode/or32.h) */
570
`define OR1200_ALUOP_ADD        4'd0
571
`define OR1200_ALUOP_ADDC       4'd1
572
`define OR1200_ALUOP_SUB        4'd2
573
`define OR1200_ALUOP_AND        4'd3
574 636 lampret
`define OR1200_ALUOP_OR         4'd4
575 504 lampret
`define OR1200_ALUOP_XOR        4'd5
576
`define OR1200_ALUOP_MUL        4'd6
577
`define OR1200_ALUOP_SHROT      4'd8
578
`define OR1200_ALUOP_DIV        4'd9
579
`define OR1200_ALUOP_DIVU       4'd10
580
/* Order not specifically defined. */
581
`define OR1200_ALUOP_IMM        4'd11
582
`define OR1200_ALUOP_MOVHI      4'd12
583
`define OR1200_ALUOP_COMP       4'd13
584
`define OR1200_ALUOP_MTSR       4'd14
585
`define OR1200_ALUOP_MFSR       4'd15
586
 
587
//
588
// MACOPs
589
//
590
`define OR1200_MACOP_WIDTH      2
591
`define OR1200_MACOP_NOP        2'b00
592
`define OR1200_MACOP_MAC        2'b01
593
`define OR1200_MACOP_MSB        2'b10
594
 
595
//
596
// Shift/rotate ops
597
//
598
`define OR1200_SHROTOP_WIDTH    2
599
`define OR1200_SHROTOP_NOP      2'd0
600
`define OR1200_SHROTOP_SLL      2'd0
601
`define OR1200_SHROTOP_SRL      2'd1
602
`define OR1200_SHROTOP_SRA      2'd2
603
`define OR1200_SHROTOP_ROR      2'd3
604
 
605
// Execution cycles per instruction
606
`define OR1200_MULTICYCLE_WIDTH 2
607
`define OR1200_ONE_CYCLE                2'd0
608
`define OR1200_TWO_CYCLES               2'd1
609
 
610
// Operand MUX selects
611
`define OR1200_SEL_WIDTH                2
612
`define OR1200_SEL_RF                   2'd0
613
`define OR1200_SEL_IMM                  2'd1
614
`define OR1200_SEL_EX_FORW              2'd2
615
`define OR1200_SEL_WB_FORW              2'd3
616
 
617
//
618
// BRANCHOPs
619
//
620
`define OR1200_BRANCHOP_WIDTH           3
621
`define OR1200_BRANCHOP_NOP             3'd0
622
`define OR1200_BRANCHOP_J               3'd1
623
`define OR1200_BRANCHOP_JR              3'd2
624
`define OR1200_BRANCHOP_BAL             3'd3
625
`define OR1200_BRANCHOP_BF              3'd4
626
`define OR1200_BRANCHOP_BNF             3'd5
627
`define OR1200_BRANCHOP_RFE             3'd6
628
 
629
//
630
// LSUOPs
631
//
632
// Bit 0: sign extend
633
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
634
// Bit 3: 0 load, 1 store
635
`define OR1200_LSUOP_WIDTH              4
636
`define OR1200_LSUOP_NOP                4'b0000
637
`define OR1200_LSUOP_LBZ                4'b0010
638
`define OR1200_LSUOP_LBS                4'b0011
639
`define OR1200_LSUOP_LHZ                4'b0100
640
`define OR1200_LSUOP_LHS                4'b0101
641
`define OR1200_LSUOP_LWZ                4'b0110
642
`define OR1200_LSUOP_LWS                4'b0111
643
`define OR1200_LSUOP_LD         4'b0001
644
`define OR1200_LSUOP_SD         4'b1000
645
`define OR1200_LSUOP_SB         4'b1010
646
`define OR1200_LSUOP_SH         4'b1100
647
`define OR1200_LSUOP_SW         4'b1110
648
 
649
// FETCHOPs
650
`define OR1200_FETCHOP_WIDTH            1
651
`define OR1200_FETCHOP_NOP              1'b0
652
`define OR1200_FETCHOP_LW               1'b1
653
 
654
//
655
// Register File Write-Back OPs
656
//
657
// Bit 0: register file write enable
658
// Bits 2-1: write-back mux selects
659
`define OR1200_RFWBOP_WIDTH             3
660
`define OR1200_RFWBOP_NOP               3'b000
661
`define OR1200_RFWBOP_ALU               3'b001
662
`define OR1200_RFWBOP_LSU               3'b011
663
`define OR1200_RFWBOP_SPRS              3'b101
664
`define OR1200_RFWBOP_LR                3'b111
665
 
666
// Compare instructions
667
`define OR1200_COP_SFEQ       3'b000
668
`define OR1200_COP_SFNE       3'b001
669
`define OR1200_COP_SFGT       3'b010
670
`define OR1200_COP_SFGE       3'b011
671
`define OR1200_COP_SFLT       3'b100
672
`define OR1200_COP_SFLE       3'b101
673
`define OR1200_COP_X          3'b111
674
`define OR1200_SIGNED_COMPARE 'd3
675
`define OR1200_COMPOP_WIDTH     4
676
 
677
//
678
// TAGs for instruction bus
679
//
680
`define OR1200_ITAG_IDLE        4'h0    // idle bus
681
`define OR1200_ITAG_NI          4'h1    // normal insn
682
`define OR1200_ITAG_BE          4'hb    // Bus error exception
683
`define OR1200_ITAG_PE          4'hc    // Page fault exception
684
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
685
 
686
//
687
// TAGs for data bus
688
//
689
`define OR1200_DTAG_IDLE        4'h0    // idle bus
690
`define OR1200_DTAG_ND          4'h1    // normal data
691
`define OR1200_DTAG_AE          4'ha    // Alignment exception
692
`define OR1200_DTAG_BE          4'hb    // Bus error exception
693
`define OR1200_DTAG_PE          4'hc    // Page fault exception
694
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
695
 
696
 
697
//////////////////////////////////////////////
698
//
699
// ORBIS32 ISA specifics
700
//
701
 
702
// SHROT_OP position in machine word
703
`define OR1200_SHROTOP_POS              7:6
704
 
705
// ALU instructions multicycle field in machine word
706
`define OR1200_ALUMCYC_POS              9:8
707
 
708
//
709
// Instruction opcode groups (basic)
710
//
711
`define OR1200_OR32_J                 6'b000000
712
`define OR1200_OR32_JAL               6'b000001
713
`define OR1200_OR32_BNF               6'b000011
714
`define OR1200_OR32_BF                6'b000100
715
`define OR1200_OR32_NOP               6'b000101
716
`define OR1200_OR32_MOVHI             6'b000110
717
`define OR1200_OR32_XSYNC             6'b001000
718
`define OR1200_OR32_RFE               6'b001001
719
/* */
720
`define OR1200_OR32_JR                6'b010001
721
`define OR1200_OR32_JALR              6'b010010
722
`define OR1200_OR32_MACI              6'b010011
723
/* */
724
`define OR1200_OR32_LWZ               6'b100001
725
`define OR1200_OR32_LBZ               6'b100011
726
`define OR1200_OR32_LBS               6'b100100
727
`define OR1200_OR32_LHZ               6'b100101
728
`define OR1200_OR32_LHS               6'b100110
729
`define OR1200_OR32_ADDI              6'b100111
730
`define OR1200_OR32_ADDIC             6'b101000
731
`define OR1200_OR32_ANDI              6'b101001
732
`define OR1200_OR32_ORI               6'b101010
733
`define OR1200_OR32_XORI              6'b101011
734
`define OR1200_OR32_MULI              6'b101100
735
`define OR1200_OR32_MFSPR             6'b101101
736
`define OR1200_OR32_SH_ROTI           6'b101110
737
`define OR1200_OR32_SFXXI             6'b101111
738
/* */
739
`define OR1200_OR32_MTSPR             6'b110000
740
`define OR1200_OR32_MACMSB            6'b110001
741
/* */
742
`define OR1200_OR32_SW                6'b110101
743
`define OR1200_OR32_SB                6'b110110
744
`define OR1200_OR32_SH                6'b110111
745
`define OR1200_OR32_ALU               6'b111000
746
`define OR1200_OR32_SFXX              6'b111001
747
 
748
 
749
/////////////////////////////////////////////////////
750
//
751
// Exceptions
752
//
753 1155 lampret
 
754
//
755
// Exception vectors per OR1K architecture:
756 1220 simons
// 0xPPPPP100 - reset
757
// 0xPPPPP200 - bus error
758 1155 lampret
// ... etc
759
// where P represents exception prefix.
760
//
761
// Exception vectors can be customized as per
762
// the following formula:
763 1220 simons
// 0xPPPPPNVV - exception N
764 1155 lampret
//
765
// P represents exception prefix
766
// N represents exception N
767
// VV represents length of the individual vector space,
768
//   usually it is 8 bits wide and starts with all bits zero
769
//
770
 
771
//
772 1220 simons
// PPPPP and VV parts
773 1155 lampret
//
774 1220 simons
// Sum of these two defines needs to be 28
775 1155 lampret
//
776 1220 simons
`define OR1200_EXCEPT_EPH0_P 20'h00000
777
`define OR1200_EXCEPT_EPH1_P 20'hF0000
778
`define OR1200_EXCEPT_V            8'h00
779 1155 lampret
 
780
//
781
// N part width
782
//
783 504 lampret
`define OR1200_EXCEPT_WIDTH 4
784 1155 lampret
 
785
//
786
// Definition of exception vectors
787
//
788
// To avoid implementation of a certain exception,
789
// simply comment out corresponding line
790
//
791 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
792
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
793
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
794
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
795
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
796
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
797
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
798 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
799 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
800
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
801 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
802 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
803
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
804
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
805
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
806
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
807
 
808
 
809
/////////////////////////////////////////////////////
810
//
811
// SPR groups
812
//
813
 
814
// Bits that define the group
815
`define OR1200_SPR_GROUP_BITS   15:11
816
 
817
// Width of the group bits
818
`define OR1200_SPR_GROUP_WIDTH  5
819
 
820
// Bits that define offset inside the group
821
`define OR1200_SPR_OFS_BITS 10:0
822
 
823
// List of groups
824
`define OR1200_SPR_GROUP_SYS    5'd00
825
`define OR1200_SPR_GROUP_DMMU   5'd01
826
`define OR1200_SPR_GROUP_IMMU   5'd02
827
`define OR1200_SPR_GROUP_DC     5'd03
828
`define OR1200_SPR_GROUP_IC     5'd04
829
`define OR1200_SPR_GROUP_MAC    5'd05
830
`define OR1200_SPR_GROUP_DU     5'd06
831
`define OR1200_SPR_GROUP_PM     5'd08
832
`define OR1200_SPR_GROUP_PIC    5'd09
833
`define OR1200_SPR_GROUP_TT     5'd10
834
 
835
 
836
/////////////////////////////////////////////////////
837
//
838
// System group
839
//
840
 
841
//
842
// System registers
843
//
844
`define OR1200_SPR_CFGR         7'd0
845
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
846
`define OR1200_SPR_NPC          11'd16
847
`define OR1200_SPR_SR           11'd17
848
`define OR1200_SPR_PPC          11'd18
849
`define OR1200_SPR_EPCR         11'd32
850
`define OR1200_SPR_EEAR         11'd48
851
`define OR1200_SPR_ESR          11'd64
852
 
853
//
854
// SR bits
855
//
856 589 lampret
`define OR1200_SR_WIDTH 16
857
`define OR1200_SR_SM   0
858
`define OR1200_SR_TEE  1
859
`define OR1200_SR_IEE  2
860 504 lampret
`define OR1200_SR_DCE  3
861
`define OR1200_SR_ICE  4
862
`define OR1200_SR_DME  5
863
`define OR1200_SR_IME  6
864
`define OR1200_SR_LEE  7
865
`define OR1200_SR_CE   8
866
`define OR1200_SR_F    9
867 589 lampret
`define OR1200_SR_CY   10       // Unused
868
`define OR1200_SR_OV   11       // Unused
869
`define OR1200_SR_OVE  12       // Unused
870
`define OR1200_SR_DSX  13       // Unused
871
`define OR1200_SR_EPH  14
872
`define OR1200_SR_FO   15
873
`define OR1200_SR_CID  31:28    // Unimplemented
874 504 lampret
 
875 1207 lampret
//
876 504 lampret
// Bits that define offset inside the group
877 1207 lampret
//
878 504 lampret
`define OR1200_SPROFS_BITS 10:0
879
 
880 1207 lampret
//
881
// Default Exception Prefix
882
//
883 1220 simons
// 1'b0 - OR1200_EXCEPT_EPH0_P (0x0000_0000)
884
// 1'b1 - OR1200_EXCEPT_EPH1_P (0xF000_0000)
885 1207 lampret
//
886
`define OR1200_SR_EPH_DEF       1'b0
887 504 lampret
 
888
/////////////////////////////////////////////////////
889
//
890
// Power Management (PM)
891
//
892
 
893
// Define it if you want PM implemented
894
`define OR1200_PM_IMPLEMENTED
895
 
896
// Bit positions inside PMR (don't change)
897
`define OR1200_PM_PMR_SDF 3:0
898
`define OR1200_PM_PMR_DME 4
899
`define OR1200_PM_PMR_SME 5
900
`define OR1200_PM_PMR_DCGE 6
901
`define OR1200_PM_PMR_UNUSED 31:7
902
 
903
// PMR offset inside PM group of registers
904
`define OR1200_PM_OFS_PMR 11'b0
905
 
906
// PM group
907
`define OR1200_SPRGRP_PM 5'd8
908
 
909
// Define if PMR can be read/written at any address inside PM group
910
`define OR1200_PM_PARTIAL_DECODING
911
 
912
// Define if reading PMR is allowed
913
`define OR1200_PM_READREGS
914
 
915
// Define if unused PMR bits should be zero
916
`define OR1200_PM_UNUSED_ZERO
917
 
918
 
919
/////////////////////////////////////////////////////
920
//
921
// Debug Unit (DU)
922
//
923
 
924
// Define it if you want DU implemented
925
`define OR1200_DU_IMPLEMENTED
926
 
927 895 lampret
// Define if you want trace buffer
928
// (for now only available for Xilinx Virtex FPGAs)
929 962 lampret
`ifdef OR1200_ASIC
930
`else
931 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
932 962 lampret
`endif
933 895 lampret
 
934 504 lampret
// Address offsets of DU registers inside DU group
935 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
936
`define OR1200_DU_OFS_DMR2 11'd17
937
`define OR1200_DU_OFS_DSR 11'd20
938
`define OR1200_DU_OFS_DRR 11'd21
939 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
940
`define OR1200_DU_OFS_TBIA 11'h1xx
941
`define OR1200_DU_OFS_TBIM 11'h2xx
942
`define OR1200_DU_OFS_TBAR 11'h3xx
943
`define OR1200_DU_OFS_TBTS 11'h4xx
944 504 lampret
 
945
// Position of offset bits inside SPR address
946 895 lampret
`define OR1200_DUOFS_BITS 10:0
947 504 lampret
 
948
// Define if you want these DU registers to be implemented
949
`define OR1200_DU_DMR1
950
`define OR1200_DU_DMR2
951
`define OR1200_DU_DSR
952
`define OR1200_DU_DRR
953
 
954
// DMR1 bits
955
`define OR1200_DU_DMR1_ST 22
956
 
957
// DSR bits
958
`define OR1200_DU_DSR_WIDTH     14
959
`define OR1200_DU_DSR_RSTE      0
960
`define OR1200_DU_DSR_BUSEE     1
961
`define OR1200_DU_DSR_DPFE      2
962
`define OR1200_DU_DSR_IPFE      3
963 589 lampret
`define OR1200_DU_DSR_TTE       4
964 504 lampret
`define OR1200_DU_DSR_AE        5
965
`define OR1200_DU_DSR_IIE       6
966 589 lampret
`define OR1200_DU_DSR_IE        7
967 504 lampret
`define OR1200_DU_DSR_DME       8
968
`define OR1200_DU_DSR_IME       9
969
`define OR1200_DU_DSR_RE        10
970
`define OR1200_DU_DSR_SCE       11
971
`define OR1200_DU_DSR_BE        12
972
`define OR1200_DU_DSR_TE        13
973
 
974
// DRR bits
975
`define OR1200_DU_DRR_RSTE      0
976
`define OR1200_DU_DRR_BUSEE     1
977
`define OR1200_DU_DRR_DPFE      2
978
`define OR1200_DU_DRR_IPFE      3
979 589 lampret
`define OR1200_DU_DRR_TTE       4
980 504 lampret
`define OR1200_DU_DRR_AE        5
981
`define OR1200_DU_DRR_IIE       6
982 589 lampret
`define OR1200_DU_DRR_IE        7
983 504 lampret
`define OR1200_DU_DRR_DME       8
984
`define OR1200_DU_DRR_IME       9
985
`define OR1200_DU_DRR_RE        10
986
`define OR1200_DU_DRR_SCE       11
987
`define OR1200_DU_DRR_BE        12
988
`define OR1200_DU_DRR_TE        13
989
 
990
// Define if reading DU regs is allowed
991
`define OR1200_DU_READREGS
992
 
993
// Define if unused DU registers bits should be zero
994
`define OR1200_DU_UNUSED_ZERO
995
 
996
// DU operation commands
997
`define OR1200_DU_OP_READSPR    3'd4
998
`define OR1200_DU_OP_WRITESPR   3'd5
999
 
1000 737 lampret
// Define if IF/LSU status is not needed by devel i/f
1001
`define OR1200_DU_STATUS_UNIMPLEMENTED
1002 504 lampret
 
1003
/////////////////////////////////////////////////////
1004
//
1005
// Programmable Interrupt Controller (PIC)
1006
//
1007
 
1008
// Define it if you want PIC implemented
1009
`define OR1200_PIC_IMPLEMENTED
1010
 
1011
// Define number of interrupt inputs (2-31)
1012
`define OR1200_PIC_INTS 20
1013
 
1014
// Address offsets of PIC registers inside PIC group
1015
`define OR1200_PIC_OFS_PICMR 2'd0
1016
`define OR1200_PIC_OFS_PICSR 2'd2
1017
 
1018
// Position of offset bits inside SPR address
1019
`define OR1200_PICOFS_BITS 1:0
1020
 
1021
// Define if you want these PIC registers to be implemented
1022
`define OR1200_PIC_PICMR
1023
`define OR1200_PIC_PICSR
1024
 
1025
// Define if reading PIC registers is allowed
1026
`define OR1200_PIC_READREGS
1027
 
1028
// Define if unused PIC register bits should be zero
1029
`define OR1200_PIC_UNUSED_ZERO
1030
 
1031
 
1032
/////////////////////////////////////////////////////
1033
//
1034
// Tick Timer (TT)
1035
//
1036
 
1037
// Define it if you want TT implemented
1038
`define OR1200_TT_IMPLEMENTED
1039
 
1040
// Address offsets of TT registers inside TT group
1041
`define OR1200_TT_OFS_TTMR 1'd0
1042
`define OR1200_TT_OFS_TTCR 1'd1
1043
 
1044
// Position of offset bits inside SPR group
1045
`define OR1200_TTOFS_BITS 0
1046
 
1047
// Define if you want these TT registers to be implemented
1048
`define OR1200_TT_TTMR
1049
`define OR1200_TT_TTCR
1050
 
1051
// TTMR bits
1052
`define OR1200_TT_TTMR_TP 27:0
1053
`define OR1200_TT_TTMR_IP 28
1054
`define OR1200_TT_TTMR_IE 29
1055
`define OR1200_TT_TTMR_M 31:30
1056
 
1057
// Define if reading TT registers is allowed
1058
`define OR1200_TT_READREGS
1059
 
1060
 
1061
//////////////////////////////////////////////
1062
//
1063
// MAC
1064
//
1065
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1066
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1067
 
1068
 
1069
//////////////////////////////////////////////
1070
//
1071
// Data MMU (DMMU)
1072
//
1073
 
1074
//
1075
// Address that selects between TLB TR and MR
1076
//
1077 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1078 504 lampret
 
1079
//
1080
// DTLBMR fields
1081
//
1082
`define OR1200_DTLBMR_V_BITS    0
1083
`define OR1200_DTLBMR_CID_BITS  4:1
1084
`define OR1200_DTLBMR_RES_BITS  11:5
1085
`define OR1200_DTLBMR_VPN_BITS  31:13
1086
 
1087
//
1088
// DTLBTR fields
1089
//
1090
`define OR1200_DTLBTR_CC_BITS   0
1091
`define OR1200_DTLBTR_CI_BITS   1
1092
`define OR1200_DTLBTR_WBC_BITS  2
1093
`define OR1200_DTLBTR_WOM_BITS  3
1094
`define OR1200_DTLBTR_A_BITS    4
1095
`define OR1200_DTLBTR_D_BITS    5
1096
`define OR1200_DTLBTR_URE_BITS  6
1097
`define OR1200_DTLBTR_UWE_BITS  7
1098
`define OR1200_DTLBTR_SRE_BITS  8
1099
`define OR1200_DTLBTR_SWE_BITS  9
1100
`define OR1200_DTLBTR_RES_BITS  11:10
1101
`define OR1200_DTLBTR_PPN_BITS  31:13
1102
 
1103
//
1104
// DTLB configuration
1105
//
1106
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1107
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1108
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1109
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1110
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1111
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1112
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1113
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1114
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1115
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1116
 
1117 660 lampret
//
1118
// Cache inhibit while DMMU is not enabled/implemented
1119
//
1120
// cache inhibited 0GB-4GB              1'b1
1121 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1122
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1123
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1124
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1125 660 lampret
// cached 0GB-4GB                       1'b0
1126
//
1127
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1128 504 lampret
 
1129 660 lampret
 
1130 504 lampret
//////////////////////////////////////////////
1131
//
1132
// Insn MMU (IMMU)
1133
//
1134
 
1135
//
1136
// Address that selects between TLB TR and MR
1137
//
1138 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1139 504 lampret
 
1140
//
1141
// ITLBMR fields
1142
//
1143
`define OR1200_ITLBMR_V_BITS    0
1144
`define OR1200_ITLBMR_CID_BITS  4:1
1145
`define OR1200_ITLBMR_RES_BITS  11:5
1146
`define OR1200_ITLBMR_VPN_BITS  31:13
1147
 
1148
//
1149
// ITLBTR fields
1150
//
1151
`define OR1200_ITLBTR_CC_BITS   0
1152
`define OR1200_ITLBTR_CI_BITS   1
1153
`define OR1200_ITLBTR_WBC_BITS  2
1154
`define OR1200_ITLBTR_WOM_BITS  3
1155
`define OR1200_ITLBTR_A_BITS    4
1156
`define OR1200_ITLBTR_D_BITS    5
1157
`define OR1200_ITLBTR_SXE_BITS  6
1158
`define OR1200_ITLBTR_UXE_BITS  7
1159
`define OR1200_ITLBTR_RES_BITS  11:8
1160
`define OR1200_ITLBTR_PPN_BITS  31:13
1161
 
1162
//
1163
// ITLB configuration
1164
//
1165
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1166
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1167
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1168
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1169
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1170
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1171
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1172
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1173
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1174
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1175
 
1176 660 lampret
//
1177
// Cache inhibit while IMMU is not enabled/implemented
1178 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1179 660 lampret
//
1180
// cache inhibited 0GB-4GB              1'b1
1181 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1182
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1183
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1184
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1185 660 lampret
// cached 0GB-4GB                       1'b0
1186
//
1187 735 lampret
`define OR1200_IMMU_CI                  1'b0
1188 504 lampret
 
1189 660 lampret
 
1190 504 lampret
/////////////////////////////////////////////////
1191
//
1192
// Insn cache (IC)
1193
//
1194
 
1195
// 3 for 8 bytes, 4 for 16 bytes etc
1196
`define OR1200_ICLS             4
1197
 
1198
//
1199
// IC configurations
1200
//
1201
`ifdef OR1200_IC_1W_4KB
1202
`define OR1200_ICSIZE                   12                      // 4096
1203
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1204
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1205
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1206
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1207
`define OR1200_ICTAG_W                  21
1208
`endif
1209
`ifdef OR1200_IC_1W_8KB
1210
`define OR1200_ICSIZE                   13                      // 8192
1211
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1212
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1213
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1214
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1215
`define OR1200_ICTAG_W                  20
1216
`endif
1217
 
1218
 
1219
/////////////////////////////////////////////////
1220
//
1221
// Data cache (DC)
1222
//
1223
 
1224
// 3 for 8 bytes, 4 for 16 bytes etc
1225
`define OR1200_DCLS             4
1226
 
1227 636 lampret
// Define to perform store refill (potential performance penalty)
1228
// `define OR1200_DC_STORE_REFILL
1229
 
1230 504 lampret
//
1231
// DC configurations
1232
//
1233
`ifdef OR1200_DC_1W_4KB
1234
`define OR1200_DCSIZE                   12                      // 4096
1235
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1236
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1237
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1238
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1239
`define OR1200_DCTAG_W                  21
1240
`endif
1241
`ifdef OR1200_DC_1W_8KB
1242
`define OR1200_DCSIZE                   13                      // 8192
1243
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1244
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1245
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1246
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1247
`define OR1200_DCTAG_W                  20
1248
`endif
1249 994 lampret
 
1250
/////////////////////////////////////////////////
1251
//
1252
// Store buffer (SB)
1253
//
1254
 
1255
//
1256
// Store buffer
1257
//
1258
// It will improve performance by "caching" CPU stores
1259
// using store buffer. This is most important for function
1260
// prologues because DC can only work in write though mode
1261
// and all stores would have to complete external WB writes
1262
// to memory.
1263
// Store buffer is between DC and data BIU.
1264
// All stores will be stored into store buffer and immediately
1265
// completed by the CPU, even though actual external writes
1266
// will be performed later. As a consequence store buffer masks
1267
// all data bus errors related to stores (data bus errors
1268
// related to loads are delivered normally).
1269
// All pending CPU loads will wait until store buffer is empty to
1270
// ensure strict memory model. Right now this is necessary because
1271
// we don't make destinction between cached and cache inhibited
1272
// address space, so we simply empty store buffer until loads
1273
// can begin.
1274
//
1275
// It makes design a bit bigger, depending what is the number of
1276
// entries in SB FIFO. Number of entries can be changed further
1277
// down.
1278
//
1279
//`define OR1200_SB_IMPLEMENTED
1280
 
1281
//
1282
// Number of store buffer entries
1283
//
1284
// Verified number of entries are 4 and 8 entries
1285
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1286
// always match 2**OR1200_SB_LOG.
1287
// To disable store buffer, undefine
1288
// OR1200_SB_IMPLEMENTED.
1289
//
1290
`define OR1200_SB_LOG           2       // 2 or 3
1291
`define OR1200_SB_ENTRIES       4       // 4 or 8
1292 1023 lampret
 
1293
 
1294 1171 lampret
/////////////////////////////////////////////////
1295
//
1296
// Quick Embedded Memory (QMEM)
1297
//
1298
 
1299
//
1300
// Quick Embedded Memory
1301
//
1302
// Instantiation of dedicated insn/data memory (RAM or ROM).
1303
// Insn fetch has effective throughput 1insn / clock cycle.
1304
// Data load takes two clock cycles / access, data store
1305
// takes 1 clock cycle / access (if there is no insn fetch)).
1306
// Memory instantiation is shared between insn and data,
1307
// meaning if insn fetch are performed, data load/store
1308
// performance will be lower.
1309
//
1310
// Main reason for QMEM is to put some time critical functions
1311
// into this memory and to have predictable and fast access
1312
// to these functions. (soft fpu, context switch, exception
1313
// handlers, stack, etc)
1314
//
1315
// It makes design a bit bigger and slower. QMEM sits behind
1316
// IMMU/DMMU so all addresses are physical (so the MMUs can be
1317
// used with QMEM and QMEM is seen by the CPU just like any other
1318
// memory in the system). IC/DC are sitting behind QMEM so the
1319
// whole design timing might be worse with QMEM implemented.
1320
//
1321 1207 lampret
`define OR1200_QMEM_IMPLEMENTED
1322 1171 lampret
 
1323
//
1324
// Base address and mask of QMEM
1325
//
1326
// Base address defines first address of QMEM. Mask defines
1327
// QMEM range in address space. Actual size of QMEM is however
1328
// determined with instantiated RAM/ROM. However bigger
1329
// mask will reserve more address space for QMEM, but also
1330
// make design faster, while more tight mask will take
1331
// less address space but also make design slower. If
1332
// instantiated RAM/ROM is smaller than space reserved with
1333
// the mask, instatiated RAM/ROM will also be shadowed
1334
// at higher addresses in reserved space.
1335
//
1336 1225 andreje
`define OR1200_QMEM_IADDR       32'h0080_0000
1337
`define OR1200_QMEM_IMASK       32'hfff0_0000   // Max QMEM size 1MB
1338
`define OR1200_QMEM_DADDR  32'h0080_0000
1339
`define OR1200_QMEM_DMASK  32'hfff0_0000 // Max QMEM size 1MB
1340 1171 lampret
 
1341 1225 andreje
//
1342
// QMEM interface byte-select capability
1343
//
1344
// To enable qmem_sel* ports, define this macro.
1345
//
1346
//`define OR1200_QMEM_BSEL
1347 1171 lampret
 
1348 1225 andreje
//
1349
// QMEM interface acknowledge
1350
//
1351
// To enable qmem_ack port, define this macro.
1352
//
1353
//`define OR1200_QMEM_ACK
1354
 
1355 1023 lampret
/////////////////////////////////////////////////////
1356
//
1357
// VR, UPR and Configuration Registers
1358
//
1359
//
1360
// VR, UPR and configuration registers are optional. If 
1361
// implemented, operating system can automatically figure
1362
// out how to use the processor because it knows 
1363
// what units are available in the processor and how they
1364
// are configured.
1365
//
1366
// This section must be last in or1200_defines.v file so
1367
// that all units are already configured and thus
1368
// configuration registers are properly set.
1369
// 
1370
 
1371
// Define if you want configuration registers implemented
1372
`define OR1200_CFGR_IMPLEMENTED
1373
 
1374
// Define if you want full address decode inside SYS group
1375
`define OR1200_SYS_FULL_DECODE
1376
 
1377
// Offsets of VR, UPR and CFGR registers
1378
`define OR1200_SPRGRP_SYS_VR            4'h0
1379
`define OR1200_SPRGRP_SYS_UPR           4'h1
1380
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1381
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1382
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1383
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1384
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1385
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1386
 
1387
// VR fields
1388
`define OR1200_VR_REV_BITS              5:0
1389
`define OR1200_VR_RES1_BITS             15:6
1390
`define OR1200_VR_CFG_BITS              23:16
1391
`define OR1200_VR_VER_BITS              31:24
1392
 
1393
// VR values
1394
`define OR1200_VR_REV                   6'h00
1395
`define OR1200_VR_RES1                  10'h000
1396
`define OR1200_VR_CFG                   8'h00
1397
`define OR1200_VR_VER                   8'h12
1398
 
1399
// UPR fields
1400
`define OR1200_UPR_UP_BITS              0
1401
`define OR1200_UPR_DCP_BITS             1
1402
`define OR1200_UPR_ICP_BITS             2
1403
`define OR1200_UPR_DMP_BITS             3
1404
`define OR1200_UPR_IMP_BITS             4
1405
`define OR1200_UPR_MP_BITS              5
1406
`define OR1200_UPR_DUP_BITS             6
1407
`define OR1200_UPR_PCUP_BITS            7
1408
`define OR1200_UPR_PMP_BITS             8
1409
`define OR1200_UPR_PICP_BITS            9
1410
`define OR1200_UPR_TTP_BITS             10
1411
`define OR1200_UPR_RES1_BITS            23:11
1412
`define OR1200_UPR_CUP_BITS             31:24
1413
 
1414
// UPR values
1415
`define OR1200_UPR_UP                   1'b1
1416
`ifdef OR1200_NO_DC
1417
`define OR1200_UPR_DCP                  1'b0
1418
`else
1419
`define OR1200_UPR_DCP                  1'b1
1420
`endif
1421
`ifdef OR1200_NO_IC
1422
`define OR1200_UPR_ICP                  1'b0
1423
`else
1424
`define OR1200_UPR_ICP                  1'b1
1425
`endif
1426
`ifdef OR1200_NO_DMMU
1427
`define OR1200_UPR_DMP                  1'b0
1428
`else
1429
`define OR1200_UPR_DMP                  1'b1
1430
`endif
1431
`ifdef OR1200_NO_IMMU
1432
`define OR1200_UPR_IMP                  1'b0
1433
`else
1434
`define OR1200_UPR_IMP                  1'b1
1435
`endif
1436
`define OR1200_UPR_MP                   1'b1    // MAC always present
1437
`ifdef OR1200_DU_IMPLEMENTED
1438
`define OR1200_UPR_DUP                  1'b1
1439
`else
1440
`define OR1200_UPR_DUP                  1'b0
1441
`endif
1442
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1443
`ifdef OR1200_DU_IMPLEMENTED
1444
`define OR1200_UPR_PMP                  1'b1
1445
`else
1446
`define OR1200_UPR_PMP                  1'b0
1447
`endif
1448
`ifdef OR1200_DU_IMPLEMENTED
1449
`define OR1200_UPR_PICP                 1'b1
1450
`else
1451
`define OR1200_UPR_PICP                 1'b0
1452
`endif
1453
`ifdef OR1200_DU_IMPLEMENTED
1454
`define OR1200_UPR_TTP                  1'b1
1455
`else
1456
`define OR1200_UPR_TTP                  1'b0
1457
`endif
1458
`define OR1200_UPR_RES1                 13'h0000
1459
`define OR1200_UPR_CUP                  8'h00
1460
 
1461
// CPUCFGR fields
1462
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1463
`define OR1200_CPUCFGR_HGF_BITS 4
1464
`define OR1200_CPUCFGR_OB32S_BITS       5
1465
`define OR1200_CPUCFGR_OB64S_BITS       6
1466
`define OR1200_CPUCFGR_OF32S_BITS       7
1467
`define OR1200_CPUCFGR_OF64S_BITS       8
1468
`define OR1200_CPUCFGR_OV64S_BITS       9
1469
`define OR1200_CPUCFGR_RES1_BITS        31:10
1470
 
1471
// CPUCFGR values
1472
`define OR1200_CPUCFGR_NSGF             4'h0
1473
`define OR1200_CPUCFGR_HGF              1'b0
1474
`define OR1200_CPUCFGR_OB32S            1'b1
1475
`define OR1200_CPUCFGR_OB64S            1'b0
1476
`define OR1200_CPUCFGR_OF32S            1'b0
1477
`define OR1200_CPUCFGR_OF64S            1'b0
1478
`define OR1200_CPUCFGR_OV64S            1'b0
1479
`define OR1200_CPUCFGR_RES1             22'h000000
1480
 
1481
// DMMUCFGR fields
1482
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1483
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1484
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1485
`define OR1200_DMMUCFGR_CRI_BITS        8
1486
`define OR1200_DMMUCFGR_PRI_BITS        9
1487
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1488
`define OR1200_DMMUCFGR_HTR_BITS        11
1489
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1490
 
1491
// DMMUCFGR values
1492
`ifdef OR1200_NO_DMMU
1493
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1494
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1495
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1496
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1497
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1498
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1499
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1500
`define OR1200_DMMUCFGR_RES1            20'h00000
1501
`else
1502
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1503
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1504
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1505
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1506
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1507
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1508
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1509
`define OR1200_DMMUCFGR_RES1            20'h00000
1510
`endif
1511
 
1512
// IMMUCFGR fields
1513
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1514
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1515
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1516
`define OR1200_IMMUCFGR_CRI_BITS        8
1517
`define OR1200_IMMUCFGR_PRI_BITS        9
1518
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1519
`define OR1200_IMMUCFGR_HTR_BITS        11
1520
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1521
 
1522
// IMMUCFGR values
1523
`ifdef OR1200_NO_IMMU
1524
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1525
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1526
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1527
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1528
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1529
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1530
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1531
`define OR1200_IMMUCFGR_RES1            20'h00000
1532
`else
1533
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1534
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1535
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1536
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1537
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1538
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1539
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1540
`define OR1200_IMMUCFGR_RES1            20'h00000
1541
`endif
1542
 
1543
// DCCFGR fields
1544
`define OR1200_DCCFGR_NCW_BITS          2:0
1545
`define OR1200_DCCFGR_NCS_BITS          6:3
1546
`define OR1200_DCCFGR_CBS_BITS          7
1547
`define OR1200_DCCFGR_CWS_BITS          8
1548
`define OR1200_DCCFGR_CCRI_BITS         9
1549
`define OR1200_DCCFGR_CBIRI_BITS        10
1550
`define OR1200_DCCFGR_CBPRI_BITS        11
1551
`define OR1200_DCCFGR_CBLRI_BITS        12
1552
`define OR1200_DCCFGR_CBFRI_BITS        13
1553
`define OR1200_DCCFGR_CBWBRI_BITS       14
1554
`define OR1200_DCCFGR_RES1_BITS 31:15
1555
 
1556
// DCCFGR values
1557
`ifdef OR1200_NO_DC
1558
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1559
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1560
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1561
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1562
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1563
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1564
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1565
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1566
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1567
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1568
`define OR1200_DCCFGR_RES1              17'h00000
1569
`else
1570
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1571
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1572
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1573
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1574
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1575
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1576
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1577
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1578
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1579
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1580
`define OR1200_DCCFGR_RES1              17'h00000
1581
`endif
1582
 
1583
// ICCFGR fields
1584
`define OR1200_ICCFGR_NCW_BITS          2:0
1585
`define OR1200_ICCFGR_NCS_BITS          6:3
1586
`define OR1200_ICCFGR_CBS_BITS          7
1587
`define OR1200_ICCFGR_CWS_BITS          8
1588
`define OR1200_ICCFGR_CCRI_BITS         9
1589
`define OR1200_ICCFGR_CBIRI_BITS        10
1590
`define OR1200_ICCFGR_CBPRI_BITS        11
1591
`define OR1200_ICCFGR_CBLRI_BITS        12
1592
`define OR1200_ICCFGR_CBFRI_BITS        13
1593
`define OR1200_ICCFGR_CBWBRI_BITS       14
1594
`define OR1200_ICCFGR_RES1_BITS 31:15
1595
 
1596
// ICCFGR values
1597
`ifdef OR1200_NO_IC
1598
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1599
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1600
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1601
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1602
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1603
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1604
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1605
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1606
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1607
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1608
`define OR1200_ICCFGR_RES1              17'h00000
1609
`else
1610
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1611
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1612
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1613
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1614
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1615
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1616
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1617
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1618
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1619
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1620
`define OR1200_ICCFGR_RES1              17'h00000
1621
`endif
1622
 
1623
// DCFGR fields
1624
`define OR1200_DCFGR_NDP_BITS           2:0
1625
`define OR1200_DCFGR_WPCI_BITS          3
1626
`define OR1200_DCFGR_RES1_BITS          31:4
1627
 
1628
// DCFGR values
1629
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1630
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1631
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.