OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_25/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1778

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1233 simons
// Revision 1.10.4.7  2004/01/17 19:06:38  simons
48
// Error fixed.
49
//
50 1231 simons
// Revision 1.10.4.6  2004/01/17 18:39:48  simons
51
// Error fixed.
52
//
53 1229 simons
// Revision 1.10.4.5  2004/01/15 06:46:38  markom
54
// interface to debug changed; no more opselect; stb-ack protocol
55
//
56 1226 markom
// Revision 1.10.4.4  2003/12/09 11:46:49  simons
57
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
58
//
59 1214 simons
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
60
// Fixed instantiation name.
61
//
62 1209 lampret
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
63
// Added three missing wire declarations. No functional changes.
64
//
65 1175 lampret
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
66
// Added embedded memory QMEM.
67
//
68 1171 lampret
// Revision 1.10  2002/12/08 08:57:56  lampret
69
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
70
//
71 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
72
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
73
//
74 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
75
// Added store buffer.
76
//
77 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
78
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
79
//
80 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
81
// Some of the warnings fixed.
82
//
83 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
84
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
85
//
86 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
87
// Fixed combinational loops.
88
//
89 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
90
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
91
//
92 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
93
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
94
//
95 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
96
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
97
//
98 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
99
// Changed DSR/DRR behavior and exception detection.
100
//
101
// Revision 1.12  2001/11/20 00:57:22  lampret
102
// Fixed width of du_except.
103
//
104
// Revision 1.11  2001/11/18 08:36:28  lampret
105
// For GDB changed single stepping and disabled trap exception.
106
//
107
// Revision 1.10  2001/10/21 17:57:16  lampret
108
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
109
//
110
// Revision 1.9  2001/10/14 13:12:10  lampret
111
// MP3 version.
112
//
113
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
114
// no message
115
//
116
// Revision 1.4  2001/08/13 03:36:20  lampret
117
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
118
//
119
// Revision 1.3  2001/08/09 13:39:33  lampret
120
// Major clean-up.
121
//
122
// Revision 1.2  2001/07/22 03:31:54  lampret
123
// Fixed RAM's oen bug. Cache bypass under development.
124
//
125
// Revision 1.1  2001/07/20 00:46:21  lampret
126
// Development version of RTL. Libraries are missing.
127
//
128
//
129
 
130
// synopsys translate_off
131
`include "timescale.v"
132
// synopsys translate_on
133
`include "or1200_defines.v"
134
 
135
module or1200_top(
136
        // System
137
        clk_i, rst_i, pic_ints_i, clmode_i,
138
 
139
        // Instruction WISHBONE INTERFACE
140
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
141 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
142
`ifdef OR1200_WB_CAB
143
        iwb_cab_o,
144
`endif
145
`ifdef OR1200_WB_B3
146
        iwb_cti_o, iwb_bte_o,
147
`endif
148 504 lampret
        // Data WISHBONE INTERFACE
149
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
150 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
151
`ifdef OR1200_WB_CAB
152
        dwb_cab_o,
153
`endif
154
`ifdef OR1200_WB_B3
155
        dwb_cti_o, dwb_bte_o,
156
`endif
157 504 lampret
 
158
        // External Debug Interface
159 1226 markom
        dbg_stall_i, dbg_ewt_i, dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o,
160
        dbg_stb_i, dbg_we_i, dbg_adr_i, dbg_dat_i, dbg_dat_o, dbg_ack_o,
161 504 lampret
 
162 1063 lampret
`ifdef OR1200_BIST
163
        // RAM BIST
164 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
165 1063 lampret
`endif
166 504 lampret
        // Power Management
167
        pm_cpustall_i,
168
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
169
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
170
 
171
);
172
 
173
parameter dw = `OR1200_OPERAND_WIDTH;
174
parameter aw = `OR1200_OPERAND_WIDTH;
175
parameter ppic_ints = `OR1200_PIC_INTS;
176
 
177
//
178
// I/O
179
//
180
 
181
//
182
// System
183
//
184
input                   clk_i;
185
input                   rst_i;
186
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
187
input   [ppic_ints-1:0]  pic_ints_i;
188
 
189
//
190
// Instruction WISHBONE interface
191
//
192
input                   iwb_clk_i;      // clock input
193
input                   iwb_rst_i;      // reset input
194
input                   iwb_ack_i;      // normal termination
195
input                   iwb_err_i;      // termination w/ error
196
input                   iwb_rty_i;      // termination w/ retry
197
input   [dw-1:0] iwb_dat_i;      // input data bus
198
output                  iwb_cyc_o;      // cycle valid output
199
output  [aw-1:0] iwb_adr_o;      // address bus outputs
200
output                  iwb_stb_o;      // strobe output
201
output                  iwb_we_o;       // indicates write transfer
202
output  [3:0]            iwb_sel_o;      // byte select outputs
203 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
204
`ifdef OR1200_WB_CAB
205 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
206 1104 lampret
`endif
207
`ifdef OR1200_WB_B3
208
output  [2:0]            iwb_cti_o;      // cycle type identifier
209
output  [1:0]            iwb_bte_o;      // burst type extension
210
`endif
211 504 lampret
 
212
//
213
// Data WISHBONE interface
214
//
215
input                   dwb_clk_i;      // clock input
216
input                   dwb_rst_i;      // reset input
217
input                   dwb_ack_i;      // normal termination
218
input                   dwb_err_i;      // termination w/ error
219
input                   dwb_rty_i;      // termination w/ retry
220
input   [dw-1:0] dwb_dat_i;      // input data bus
221
output                  dwb_cyc_o;      // cycle valid output
222
output  [aw-1:0] dwb_adr_o;      // address bus outputs
223
output                  dwb_stb_o;      // strobe output
224
output                  dwb_we_o;       // indicates write transfer
225
output  [3:0]            dwb_sel_o;      // byte select outputs
226 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
227
`ifdef OR1200_WB_CAB
228 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
229 1104 lampret
`endif
230
`ifdef OR1200_WB_B3
231
output  [2:0]            dwb_cti_o;      // cycle type identifier
232
output  [1:0]            dwb_bte_o;      // burst type extension
233
`endif
234 504 lampret
 
235
//
236
// External Debug Interface
237
//
238
input                   dbg_stall_i;    // External Stall Input
239
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
240
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
241
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
242
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
243
output                  dbg_bp_o;       // Breakpoint Output
244 1226 markom
input                   dbg_stb_i;      // External Address/Data Strobe
245
input                   dbg_we_i;       // External Write Enable
246
input   [aw-1:0] dbg_adr_i;      // External Address Input
247
input   [dw-1:0] dbg_dat_i;      // External Data Input
248 504 lampret
output  [dw-1:0] dbg_dat_o;      // External Data Output
249 1231 simons
output                  dbg_ack_o;      // External Data Acknowledge (not WB compatible)
250 504 lampret
 
251 1063 lampret
`ifdef OR1200_BIST
252 504 lampret
//
253 1063 lampret
// RAM BIST
254
//
255 1214 simons
input mbist_si_i;
256
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
257
output mbist_so_o;
258 1063 lampret
`endif
259
 
260
//
261 504 lampret
// Power Management
262
//
263
input                   pm_cpustall_i;
264
output  [3:0]            pm_clksd_o;
265
output                  pm_dc_gate_o;
266
output                  pm_ic_gate_o;
267
output                  pm_dmmu_gate_o;
268
output                  pm_immu_gate_o;
269
output                  pm_tt_gate_o;
270
output                  pm_cpu_gate_o;
271
output                  pm_wakeup_o;
272
output                  pm_lvolt_o;
273
 
274
 
275
//
276
// Internal wires and regs
277
//
278
 
279
//
280 977 lampret
// DC to SB
281 504 lampret
//
282 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
283
wire    [aw-1:0] dcsb_adr_dc;
284
wire                    dcsb_cyc_dc;
285
wire                    dcsb_stb_dc;
286
wire                    dcsb_we_dc;
287
wire    [3:0]            dcsb_sel_dc;
288
wire                    dcsb_cab_dc;
289
wire    [dw-1:0] dcsb_dat_sb;
290
wire                    dcsb_ack_sb;
291
wire                    dcsb_err_sb;
292 504 lampret
 
293
//
294 977 lampret
// SB to BIU
295
//
296
wire    [dw-1:0] sbbiu_dat_sb;
297
wire    [aw-1:0] sbbiu_adr_sb;
298
wire                    sbbiu_cyc_sb;
299
wire                    sbbiu_stb_sb;
300
wire                    sbbiu_we_sb;
301
wire    [3:0]            sbbiu_sel_sb;
302
wire                    sbbiu_cab_sb;
303
wire    [dw-1:0] sbbiu_dat_biu;
304
wire                    sbbiu_ack_biu;
305
wire                    sbbiu_err_biu;
306
 
307
//
308 504 lampret
// IC to BIU
309
//
310
wire    [dw-1:0] icbiu_dat_ic;
311
wire    [aw-1:0] icbiu_adr_ic;
312
wire                    icbiu_cyc_ic;
313
wire                    icbiu_stb_ic;
314
wire                    icbiu_we_ic;
315
wire    [3:0]            icbiu_sel_ic;
316
wire    [3:0]            icbiu_tag_ic;
317 1175 lampret
wire                    icbiu_cab_ic;
318 504 lampret
wire    [dw-1:0] icbiu_dat_biu;
319
wire                    icbiu_ack_biu;
320
wire                    icbiu_err_biu;
321
wire    [3:0]            icbiu_tag_biu;
322
 
323
//
324
// CPU's SPR access to various RISC units (shared wires)
325
//
326
wire                    supv;
327
wire    [aw-1:0] spr_addr;
328
wire    [dw-1:0] spr_dat_cpu;
329
wire    [31:0]           spr_cs;
330
wire                    spr_we;
331
 
332
//
333
// DMMU and CPU
334
//
335
wire                    dmmu_en;
336
wire    [31:0]           spr_dat_dmmu;
337
 
338
//
339 1171 lampret
// DMMU and QMEM
340 504 lampret
//
341 1171 lampret
wire                    qmemdmmu_err_qmem;
342
wire    [3:0]            qmemdmmu_tag_qmem;
343
wire    [aw-1:0] qmemdmmu_adr_dmmu;
344
wire                    qmemdmmu_cycstb_dmmu;
345
wire                    qmemdmmu_ci_dmmu;
346 504 lampret
 
347
//
348
// CPU and data memory subsystem
349
//
350
wire                    dc_en;
351
wire    [31:0]           dcpu_adr_cpu;
352 1175 lampret
wire                    dcpu_cycstb_cpu;
353 504 lampret
wire                    dcpu_we_cpu;
354
wire    [3:0]            dcpu_sel_cpu;
355
wire    [3:0]            dcpu_tag_cpu;
356
wire    [31:0]           dcpu_dat_cpu;
357 1171 lampret
wire    [31:0]           dcpu_dat_qmem;
358
wire                    dcpu_ack_qmem;
359
wire                    dcpu_rty_qmem;
360 504 lampret
wire                    dcpu_err_dmmu;
361
wire    [3:0]            dcpu_tag_dmmu;
362
 
363
//
364
// IMMU and CPU
365
//
366
wire                    immu_en;
367
wire    [31:0]           spr_dat_immu;
368
 
369
//
370
// CPU and insn memory subsystem
371
//
372
wire                    ic_en;
373
wire    [31:0]           icpu_adr_cpu;
374 660 lampret
wire                    icpu_cycstb_cpu;
375 504 lampret
wire    [3:0]            icpu_sel_cpu;
376
wire    [3:0]            icpu_tag_cpu;
377 1171 lampret
wire    [31:0]           icpu_dat_qmem;
378
wire                    icpu_ack_qmem;
379 504 lampret
wire    [31:0]           icpu_adr_immu;
380
wire                    icpu_err_immu;
381
wire    [3:0]            icpu_tag_immu;
382 1175 lampret
wire                    icpu_rty_immu;
383 504 lampret
 
384
//
385 1171 lampret
// IMMU and QMEM
386 504 lampret
//
387 1171 lampret
wire    [aw-1:0] qmemimmu_adr_immu;
388
wire                    qmemimmu_rty_qmem;
389
wire                    qmemimmu_err_qmem;
390
wire    [3:0]            qmemimmu_tag_qmem;
391
wire                    qmemimmu_cycstb_immu;
392
wire                    qmemimmu_ci_immu;
393 504 lampret
 
394
//
395 1171 lampret
// QMEM and IC
396
//
397
wire    [aw-1:0] icqmem_adr_qmem;
398
wire                    icqmem_rty_ic;
399
wire                    icqmem_err_ic;
400
wire    [3:0]            icqmem_tag_ic;
401
wire                    icqmem_cycstb_qmem;
402
wire                    icqmem_ci_qmem;
403
wire    [31:0]           icqmem_dat_ic;
404
wire                    icqmem_ack_ic;
405
 
406
//
407
// QMEM and DC
408
//
409
wire    [aw-1:0] dcqmem_adr_qmem;
410
wire                    dcqmem_rty_dc;
411
wire                    dcqmem_err_dc;
412
wire    [3:0]            dcqmem_tag_dc;
413
wire                    dcqmem_cycstb_qmem;
414
wire                    dcqmem_ci_qmem;
415
wire    [31:0]           dcqmem_dat_dc;
416
wire    [31:0]           dcqmem_dat_qmem;
417
wire                    dcqmem_we_qmem;
418
wire    [3:0]            dcqmem_sel_qmem;
419
wire                    dcqmem_ack_dc;
420
 
421
//
422 504 lampret
// Connection between CPU and PIC
423
//
424
wire    [dw-1:0] spr_dat_pic;
425
wire                    pic_wakeup;
426 589 lampret
wire                    sig_int;
427 504 lampret
 
428
//
429
// Connection between CPU and PM
430
//
431
wire    [dw-1:0] spr_dat_pm;
432
 
433
//
434
// CPU and TT
435
//
436
wire    [dw-1:0] spr_dat_tt;
437 589 lampret
wire                    sig_tick;
438 504 lampret
 
439
//
440
// Debug port and caches/MMUs
441
//
442
wire    [dw-1:0] spr_dat_du;
443
wire                    du_stall;
444
wire    [dw-1:0] du_addr;
445
wire    [dw-1:0] du_dat_du;
446
wire                    du_read;
447
wire                    du_write;
448
wire    [12:0]           du_except;
449
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
450 636 lampret
wire    [dw-1:0] du_dat_cpu;
451 504 lampret
 
452
wire                    ex_freeze;
453
wire    [31:0]           ex_insn;
454
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
455 895 lampret
wire    [31:0]           spr_dat_npc;
456
wire    [31:0]           rf_dataw;
457 504 lampret
 
458 1063 lampret
`ifdef OR1200_BIST
459
//
460
// RAM BIST
461
//
462 1214 simons
wire                    mbist_immu_so;
463
wire                    mbist_ic_so;
464
wire                    mbist_dmmu_so;
465
wire                    mbist_dc_so;
466
wire      mbist_qmem_so;
467
wire                    mbist_immu_si = mbist_si_i;
468
wire                    mbist_ic_si = mbist_immu_so;
469
wire                    mbist_qmem_si = mbist_ic_so;
470
wire                    mbist_dmmu_si = mbist_qmem_so;
471
wire                    mbist_dc_si = mbist_dmmu_so;
472
assign                  mbist_so_o = mbist_dc_so;
473 1063 lampret
`endif
474 895 lampret
 
475 1214 simons
wire  [3:0] icqmem_sel_qmem;
476
wire  [3:0] icqmem_tag_qmem;
477
wire  [3:0] dcqmem_tag_qmem;
478 1063 lampret
 
479 504 lampret
//
480
// Instantiation of Instruction WISHBONE BIU
481
//
482 1209 lampret
or1200_iwb_biu iwb_biu(
483 504 lampret
        // RISC clk, rst and clock control
484
        .clk(clk_i),
485
        .rst(rst_i),
486
        .clmode(clmode_i),
487
 
488
        // WISHBONE interface
489
        .wb_clk_i(iwb_clk_i),
490
        .wb_rst_i(iwb_rst_i),
491
        .wb_ack_i(iwb_ack_i),
492
        .wb_err_i(iwb_err_i),
493
        .wb_rty_i(iwb_rty_i),
494
        .wb_dat_i(iwb_dat_i),
495
        .wb_cyc_o(iwb_cyc_o),
496
        .wb_adr_o(iwb_adr_o),
497
        .wb_stb_o(iwb_stb_o),
498
        .wb_we_o(iwb_we_o),
499
        .wb_sel_o(iwb_sel_o),
500 1104 lampret
        .wb_dat_o(iwb_dat_o),
501
`ifdef OR1200_WB_CAB
502 504 lampret
        .wb_cab_o(iwb_cab_o),
503 1104 lampret
`endif
504
`ifdef OR1200_WB_B3
505
        .wb_cti_o(iwb_cti_o),
506
        .wb_bte_o(iwb_bte_o),
507
`endif
508 504 lampret
 
509
        // Internal RISC bus
510
        .biu_dat_i(icbiu_dat_ic),
511
        .biu_adr_i(icbiu_adr_ic),
512
        .biu_cyc_i(icbiu_cyc_ic),
513
        .biu_stb_i(icbiu_stb_ic),
514
        .biu_we_i(icbiu_we_ic),
515
        .biu_sel_i(icbiu_sel_ic),
516
        .biu_cab_i(icbiu_cab_ic),
517
        .biu_dat_o(icbiu_dat_biu),
518
        .biu_ack_o(icbiu_ack_biu),
519
        .biu_err_o(icbiu_err_biu)
520
);
521
 
522
//
523
// Instantiation of Data WISHBONE BIU
524
//
525
or1200_wb_biu dwb_biu(
526
        // RISC clk, rst and clock control
527
        .clk(clk_i),
528
        .rst(rst_i),
529
        .clmode(clmode_i),
530
 
531
        // WISHBONE interface
532
        .wb_clk_i(dwb_clk_i),
533
        .wb_rst_i(dwb_rst_i),
534
        .wb_ack_i(dwb_ack_i),
535
        .wb_err_i(dwb_err_i),
536
        .wb_rty_i(dwb_rty_i),
537
        .wb_dat_i(dwb_dat_i),
538
        .wb_cyc_o(dwb_cyc_o),
539
        .wb_adr_o(dwb_adr_o),
540
        .wb_stb_o(dwb_stb_o),
541
        .wb_we_o(dwb_we_o),
542
        .wb_sel_o(dwb_sel_o),
543 1104 lampret
        .wb_dat_o(dwb_dat_o),
544
`ifdef OR1200_WB_CAB
545 504 lampret
        .wb_cab_o(dwb_cab_o),
546 1104 lampret
`endif
547
`ifdef OR1200_WB_B3
548
        .wb_cti_o(dwb_cti_o),
549
        .wb_bte_o(dwb_bte_o),
550
`endif
551 504 lampret
 
552
        // Internal RISC bus
553 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
554
        .biu_adr_i(sbbiu_adr_sb),
555
        .biu_cyc_i(sbbiu_cyc_sb),
556
        .biu_stb_i(sbbiu_stb_sb),
557
        .biu_we_i(sbbiu_we_sb),
558
        .biu_sel_i(sbbiu_sel_sb),
559
        .biu_cab_i(sbbiu_cab_sb),
560
        .biu_dat_o(sbbiu_dat_biu),
561
        .biu_ack_o(sbbiu_ack_biu),
562
        .biu_err_o(sbbiu_err_biu)
563 504 lampret
);
564
 
565
//
566
// Instantiation of IMMU
567
//
568
or1200_immu_top or1200_immu_top(
569
        // Rst and clk
570
        .clk(clk_i),
571
        .rst(rst_i),
572
 
573 1063 lampret
`ifdef OR1200_BIST
574
        // RAM BIST
575 1214 simons
        .mbist_si_i(mbist_immu_si),
576
        .mbist_so_o(mbist_immu_so),
577
        .mbist_ctrl_i(mbist_ctrl_i),
578 1063 lampret
`endif
579
 
580 1171 lampret
        // CPU and IMMU
581 504 lampret
        .ic_en(ic_en),
582
        .immu_en(immu_en),
583
        .supv(supv),
584
        .icpu_adr_i(icpu_adr_cpu),
585 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
586 504 lampret
        .icpu_adr_o(icpu_adr_immu),
587
        .icpu_tag_o(icpu_tag_immu),
588 617 lampret
        .icpu_rty_o(icpu_rty_immu),
589 504 lampret
        .icpu_err_o(icpu_err_immu),
590
 
591
        // SPR access
592
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
593
        .spr_write(spr_we),
594
        .spr_addr(spr_addr),
595
        .spr_dat_i(spr_dat_cpu),
596
        .spr_dat_o(spr_dat_immu),
597
 
598 1171 lampret
        // QMEM and IMMU
599
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
600
        .qmemimmu_err_i(qmemimmu_err_qmem),
601
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
602
        .qmemimmu_adr_o(qmemimmu_adr_immu),
603
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
604
        .qmemimmu_ci_o(qmemimmu_ci_immu)
605 504 lampret
);
606
 
607
//
608
// Instantiation of Instruction Cache
609
//
610
or1200_ic_top or1200_ic_top(
611
        .clk(clk_i),
612
        .rst(rst_i),
613
 
614 1063 lampret
`ifdef OR1200_BIST
615
        // RAM BIST
616 1214 simons
        .mbist_si_i(mbist_ic_si),
617
        .mbist_so_o(mbist_ic_so),
618
        .mbist_ctrl_i(mbist_ctrl_i),
619 1063 lampret
`endif
620
 
621 1171 lampret
        // IC and QMEM
622 504 lampret
        .ic_en(ic_en),
623 1171 lampret
        .icqmem_adr_i(icqmem_adr_qmem),
624
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
625
        .icqmem_ci_i(icqmem_ci_qmem),
626
        .icqmem_sel_i(icqmem_sel_qmem),
627
        .icqmem_tag_i(icqmem_tag_qmem),
628
        .icqmem_dat_o(icqmem_dat_ic),
629
        .icqmem_ack_o(icqmem_ack_ic),
630
        .icqmem_rty_o(icqmem_rty_ic),
631
        .icqmem_err_o(icqmem_err_ic),
632
        .icqmem_tag_o(icqmem_tag_ic),
633 504 lampret
 
634
        // SPR access
635
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
636
        .spr_write(spr_we),
637
        .spr_dat_i(spr_dat_cpu),
638
 
639
        // IC and BIU
640
        .icbiu_dat_o(icbiu_dat_ic),
641
        .icbiu_adr_o(icbiu_adr_ic),
642
        .icbiu_cyc_o(icbiu_cyc_ic),
643
        .icbiu_stb_o(icbiu_stb_ic),
644
        .icbiu_we_o(icbiu_we_ic),
645
        .icbiu_sel_o(icbiu_sel_ic),
646
        .icbiu_cab_o(icbiu_cab_ic),
647
        .icbiu_dat_i(icbiu_dat_biu),
648
        .icbiu_ack_i(icbiu_ack_biu),
649
        .icbiu_err_i(icbiu_err_biu)
650
);
651
 
652
//
653
// Instantiation of Instruction Cache
654
//
655
or1200_cpu or1200_cpu(
656
        .clk(clk_i),
657
        .rst(rst_i),
658
 
659 1171 lampret
        // Connection QMEM and IFETCHER inside CPU
660 504 lampret
        .ic_en(ic_en),
661
        .icpu_adr_o(icpu_adr_cpu),
662 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
663 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
664
        .icpu_tag_o(icpu_tag_cpu),
665 1171 lampret
        .icpu_dat_i(icpu_dat_qmem),
666
        .icpu_ack_i(icpu_ack_qmem),
667 617 lampret
        .icpu_rty_i(icpu_rty_immu),
668 504 lampret
        .icpu_adr_i(icpu_adr_immu),
669
        .icpu_err_i(icpu_err_immu),
670
        .icpu_tag_i(icpu_tag_immu),
671
 
672
        // Connection CPU to external Debug port
673
        .ex_freeze(ex_freeze),
674
        .ex_insn(ex_insn),
675
        .branch_op(branch_op),
676
        .du_stall(du_stall),
677
        .du_addr(du_addr),
678
        .du_dat_du(du_dat_du),
679
        .du_read(du_read),
680
        .du_write(du_write),
681
        .du_dsr(du_dsr),
682
        .du_except(du_except),
683 636 lampret
        .du_dat_cpu(du_dat_cpu),
684 895 lampret
        .rf_dataw(rf_dataw),
685 504 lampret
 
686 895 lampret
 
687 504 lampret
        // Connection IMMU and CPU internally
688
        .immu_en(immu_en),
689
 
690 1171 lampret
        // Connection QMEM and CPU
691 504 lampret
        .dc_en(dc_en),
692
        .dcpu_adr_o(dcpu_adr_cpu),
693 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
694 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
695
        .dcpu_sel_o(dcpu_sel_cpu),
696
        .dcpu_tag_o(dcpu_tag_cpu),
697
        .dcpu_dat_o(dcpu_dat_cpu),
698 1171 lampret
        .dcpu_dat_i(dcpu_dat_qmem),
699
        .dcpu_ack_i(dcpu_ack_qmem),
700
        .dcpu_rty_i(dcpu_rty_qmem),
701 504 lampret
        .dcpu_err_i(dcpu_err_dmmu),
702
        .dcpu_tag_i(dcpu_tag_dmmu),
703
 
704
        // Connection DMMU and CPU internally
705
        .dmmu_en(dmmu_en),
706
 
707
        // Connection PIC and CPU's EXCEPT
708 589 lampret
        .sig_int(sig_int),
709
        .sig_tick(sig_tick),
710 504 lampret
 
711
        // SPRs
712
        .supv(supv),
713
        .spr_addr(spr_addr),
714 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
715 504 lampret
        .spr_dat_pic(spr_dat_pic),
716
        .spr_dat_tt(spr_dat_tt),
717
        .spr_dat_pm(spr_dat_pm),
718
        .spr_dat_dmmu(spr_dat_dmmu),
719
        .spr_dat_immu(spr_dat_immu),
720
        .spr_dat_du(spr_dat_du),
721 895 lampret
        .spr_dat_npc(spr_dat_npc),
722 504 lampret
        .spr_cs(spr_cs),
723
        .spr_we(spr_we)
724
);
725
 
726
//
727
// Instantiation of DMMU
728
//
729
or1200_dmmu_top or1200_dmmu_top(
730
        // Rst and clk
731
        .clk(clk_i),
732
        .rst(rst_i),
733
 
734 1063 lampret
`ifdef OR1200_BIST
735
        // RAM BIST
736 1214 simons
        .mbist_si_i(mbist_dmmu_si),
737
        .mbist_so_o(mbist_dmmu_so),
738
        .mbist_ctrl_i(mbist_ctrl_i),
739 1063 lampret
`endif
740
 
741 504 lampret
        // CPU i/f
742
        .dc_en(dc_en),
743
        .dmmu_en(dmmu_en),
744
        .supv(supv),
745
        .dcpu_adr_i(dcpu_adr_cpu),
746 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
747 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
748
        .dcpu_tag_o(dcpu_tag_dmmu),
749
        .dcpu_err_o(dcpu_err_dmmu),
750
 
751
        // SPR access
752
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
753
        .spr_write(spr_we),
754
        .spr_addr(spr_addr),
755
        .spr_dat_i(spr_dat_cpu),
756
        .spr_dat_o(spr_dat_dmmu),
757
 
758 1171 lampret
        // QMEM and DMMU
759
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
760
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
761
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
762
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
763
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
764 504 lampret
);
765
 
766
//
767
// Instantiation of Data Cache
768
//
769
or1200_dc_top or1200_dc_top(
770
        .clk(clk_i),
771
        .rst(rst_i),
772
 
773 1063 lampret
`ifdef OR1200_BIST
774
        // RAM BIST
775 1214 simons
        .mbist_si_i(mbist_dc_si),
776
        .mbist_so_o(mbist_dc_so),
777
        .mbist_ctrl_i(mbist_ctrl_i),
778 1063 lampret
`endif
779
 
780 1171 lampret
        // DC and QMEM
781 504 lampret
        .dc_en(dc_en),
782 1171 lampret
        .dcqmem_adr_i(dcqmem_adr_qmem),
783
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
784
        .dcqmem_ci_i(dcqmem_ci_qmem),
785
        .dcqmem_we_i(dcqmem_we_qmem),
786
        .dcqmem_sel_i(dcqmem_sel_qmem),
787
        .dcqmem_tag_i(dcqmem_tag_qmem),
788
        .dcqmem_dat_i(dcqmem_dat_qmem),
789
        .dcqmem_dat_o(dcqmem_dat_dc),
790
        .dcqmem_ack_o(dcqmem_ack_dc),
791
        .dcqmem_rty_o(dcqmem_rty_dc),
792
        .dcqmem_err_o(dcqmem_err_dc),
793
        .dcqmem_tag_o(dcqmem_tag_dc),
794 504 lampret
 
795
        // SPR access
796
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
797
        .spr_write(spr_we),
798
        .spr_dat_i(spr_dat_cpu),
799
 
800
        // DC and BIU
801 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
802
        .dcsb_adr_o(dcsb_adr_dc),
803
        .dcsb_cyc_o(dcsb_cyc_dc),
804
        .dcsb_stb_o(dcsb_stb_dc),
805
        .dcsb_we_o(dcsb_we_dc),
806
        .dcsb_sel_o(dcsb_sel_dc),
807
        .dcsb_cab_o(dcsb_cab_dc),
808
        .dcsb_dat_i(dcsb_dat_sb),
809
        .dcsb_ack_i(dcsb_ack_sb),
810
        .dcsb_err_i(dcsb_err_sb)
811 504 lampret
);
812
 
813
//
814 1171 lampret
// Instantiation of embedded memory - qmem
815
//
816
or1200_qmem_top or1200_qmem_top(
817
        .clk(clk_i),
818
        .rst(rst_i),
819
 
820
`ifdef OR1200_BIST
821
        // RAM BIST
822 1214 simons
        .mbist_si_i(mbist_qmem_si),
823
        .mbist_so_o(mbist_qmem_so),
824
        .mbist_ctrl_i(mbist_ctrl_i),
825 1171 lampret
`endif
826
 
827
        // QMEM and CPU/IMMU
828
        .qmemimmu_adr_i(qmemimmu_adr_immu),
829
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
830
        .qmemimmu_ci_i(qmemimmu_ci_immu),
831
        .qmemicpu_sel_i(icpu_sel_cpu),
832
        .qmemicpu_tag_i(icpu_tag_cpu),
833
        .qmemicpu_dat_o(icpu_dat_qmem),
834
        .qmemicpu_ack_o(icpu_ack_qmem),
835
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
836
        .qmemimmu_err_o(qmemimmu_err_qmem),
837
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
838
 
839
        // QMEM and IC
840
        .icqmem_adr_o(icqmem_adr_qmem),
841
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
842
        .icqmem_ci_o(icqmem_ci_qmem),
843
        .icqmem_sel_o(icqmem_sel_qmem),
844
        .icqmem_tag_o(icqmem_tag_qmem),
845
        .icqmem_dat_i(icqmem_dat_ic),
846
        .icqmem_ack_i(icqmem_ack_ic),
847
        .icqmem_rty_i(icqmem_rty_ic),
848
        .icqmem_err_i(icqmem_err_ic),
849
        .icqmem_tag_i(icqmem_tag_ic),
850
 
851
        // QMEM and CPU/DMMU
852
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
853
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
854
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
855
        .qmemdcpu_we_i(dcpu_we_cpu),
856
        .qmemdcpu_sel_i(dcpu_sel_cpu),
857
        .qmemdcpu_tag_i(dcpu_tag_cpu),
858
        .qmemdcpu_dat_i(dcpu_dat_cpu),
859
        .qmemdcpu_dat_o(dcpu_dat_qmem),
860
        .qmemdcpu_ack_o(dcpu_ack_qmem),
861
        .qmemdcpu_rty_o(dcpu_rty_qmem),
862
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
863
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
864
 
865
        // QMEM and DC
866
        .dcqmem_adr_o(dcqmem_adr_qmem),
867
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
868
        .dcqmem_ci_o(dcqmem_ci_qmem),
869
        .dcqmem_we_o(dcqmem_we_qmem),
870
        .dcqmem_sel_o(dcqmem_sel_qmem),
871
        .dcqmem_tag_o(dcqmem_tag_qmem),
872
        .dcqmem_dat_o(dcqmem_dat_qmem),
873
        .dcqmem_dat_i(dcqmem_dat_dc),
874
        .dcqmem_ack_i(dcqmem_ack_dc),
875
        .dcqmem_rty_i(dcqmem_rty_dc),
876
        .dcqmem_err_i(dcqmem_err_dc),
877
        .dcqmem_tag_i(dcqmem_tag_dc)
878
);
879
 
880
//
881 977 lampret
// Instantiation of Store Buffer
882
//
883
or1200_sb or1200_sb(
884
        // RISC clock, reset
885
        .clk(clk_i),
886
        .rst(rst_i),
887
 
888
        // Internal RISC bus (DC<->SB)
889
        .dcsb_dat_i(dcsb_dat_dc),
890
        .dcsb_adr_i(dcsb_adr_dc),
891
        .dcsb_cyc_i(dcsb_cyc_dc),
892
        .dcsb_stb_i(dcsb_stb_dc),
893
        .dcsb_we_i(dcsb_we_dc),
894
        .dcsb_sel_i(dcsb_sel_dc),
895
        .dcsb_cab_i(dcsb_cab_dc),
896
        .dcsb_dat_o(dcsb_dat_sb),
897
        .dcsb_ack_o(dcsb_ack_sb),
898
        .dcsb_err_o(dcsb_err_sb),
899
 
900
        // SB and BIU
901
        .sbbiu_dat_o(sbbiu_dat_sb),
902
        .sbbiu_adr_o(sbbiu_adr_sb),
903
        .sbbiu_cyc_o(sbbiu_cyc_sb),
904
        .sbbiu_stb_o(sbbiu_stb_sb),
905
        .sbbiu_we_o(sbbiu_we_sb),
906
        .sbbiu_sel_o(sbbiu_sel_sb),
907
        .sbbiu_cab_o(sbbiu_cab_sb),
908
        .sbbiu_dat_i(sbbiu_dat_biu),
909
        .sbbiu_ack_i(sbbiu_ack_biu),
910
        .sbbiu_err_i(sbbiu_err_biu)
911
);
912
 
913
//
914 504 lampret
// Instantiation of Debug Unit
915
//
916
or1200_du or1200_du(
917
        // RISC Internal Interface
918
        .clk(clk_i),
919
        .rst(rst_i),
920 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
921 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
922 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
923 504 lampret
        .ex_freeze(ex_freeze),
924
        .branch_op(branch_op),
925
        .ex_insn(ex_insn),
926
        .du_dsr(du_dsr),
927
 
928 895 lampret
        // For Trace buffer
929
        .spr_dat_npc(spr_dat_npc),
930
        .rf_dataw(rf_dataw),
931
 
932 504 lampret
        // DU's access to SPR unit
933
        .du_stall(du_stall),
934
        .du_addr(du_addr),
935 636 lampret
        .du_dat_i(du_dat_cpu),
936 504 lampret
        .du_dat_o(du_dat_du),
937
        .du_read(du_read),
938
        .du_write(du_write),
939
        .du_except(du_except),
940
 
941
        // Access to DU's SPRs
942
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
943
        .spr_write(spr_we),
944
        .spr_addr(spr_addr),
945
        .spr_dat_i(spr_dat_cpu),
946
        .spr_dat_o(spr_dat_du),
947
 
948
        // External Debug Interface
949
        .dbg_stall_i(dbg_stall_i),
950
        .dbg_ewt_i(dbg_ewt_i),
951
        .dbg_lss_o(dbg_lss_o),
952
        .dbg_is_o(dbg_is_o),
953
        .dbg_wp_o(dbg_wp_o),
954
        .dbg_bp_o(dbg_bp_o),
955 1226 markom
        .dbg_stb_i(dbg_stb_i),
956
        .dbg_we_i(dbg_we_i),
957
        .dbg_adr_i(dbg_adr_i),
958
        .dbg_dat_i(dbg_dat_i),
959 1233 simons
        .dbg_dat_o(dbg_dat_o),
960
        .dbg_ack_o(dbg_ack_o)
961 504 lampret
);
962
 
963
//
964
// Programmable interrupt controller
965
//
966
or1200_pic or1200_pic(
967
        // RISC Internal Interface
968
        .clk(clk_i),
969
        .rst(rst_i),
970
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
971
        .spr_write(spr_we),
972
        .spr_addr(spr_addr),
973
        .spr_dat_i(spr_dat_cpu),
974
        .spr_dat_o(spr_dat_pic),
975
        .pic_wakeup(pic_wakeup),
976 589 lampret
        .int(sig_int),
977 504 lampret
 
978
        // PIC Interface
979
        .pic_int(pic_ints_i)
980
);
981
 
982
//
983
// Instantiation of Tick timer
984
//
985
or1200_tt or1200_tt(
986
        // RISC Internal Interface
987
        .clk(clk_i),
988
        .rst(rst_i),
989 617 lampret
        .du_stall(du_stall),
990 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
991
        .spr_write(spr_we),
992
        .spr_addr(spr_addr),
993
        .spr_dat_i(spr_dat_cpu),
994
        .spr_dat_o(spr_dat_tt),
995 589 lampret
        .int(sig_tick)
996 504 lampret
);
997
 
998
//
999
// Instantiation of Power Management
1000
//
1001
or1200_pm or1200_pm(
1002
        // RISC Internal Interface
1003
        .clk(clk_i),
1004
        .rst(rst_i),
1005
        .pic_wakeup(pic_wakeup),
1006
        .spr_write(spr_we),
1007
        .spr_addr(spr_addr),
1008
        .spr_dat_i(spr_dat_cpu),
1009
        .spr_dat_o(spr_dat_pm),
1010
 
1011
        // Power Management Interface
1012
        .pm_cpustall(pm_cpustall_i),
1013
        .pm_clksd(pm_clksd_o),
1014
        .pm_dc_gate(pm_dc_gate_o),
1015
        .pm_ic_gate(pm_ic_gate_o),
1016
        .pm_dmmu_gate(pm_dmmu_gate_o),
1017
        .pm_immu_gate(pm_immu_gate_o),
1018
        .pm_tt_gate(pm_tt_gate_o),
1019
        .pm_cpu_gate(pm_cpu_gate_o),
1020
        .pm_wakeup(pm_wakeup_o),
1021
        .pm_lvolt(pm_lvolt_o)
1022
);
1023
 
1024
 
1025
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.