OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1104

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
48
// Previous check-in was done by mistake.
49
//
50 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
51
// Signal scanb_sen renamed to scanb_en.
52 1077 mohor
//
53
// Revision 1.28  2002/10/17 20:04:40  lampret
54
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
55
//
56 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
57
// Removed obsolete comment.
58
//
59 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
60
// Added optional l.div/l.divu insns. By default they are disabled.
61
//
62 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
63
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
64
//
65 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
66
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
67
//
68 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
69
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
70
//
71 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
72
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
73
//
74 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
75
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
76
//
77 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
78
// Disable SB until it is tested
79
//
80 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
81
// Added store buffer.
82
//
83 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
84
// Fixed Xilinx trace buffer address. REported by Taylor Su.
85
//
86 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
87
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
88
//
89 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
90
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
91
//
92 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
93
// Added defines for enabling generic FF based memory macro for register file.
94
//
95 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
96
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
97
//
98 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
99
// Some of the warnings fixed.
100
//
101 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
102
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
103
//
104 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
105
// Updated defines.
106
//
107 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
108
// Added alternative for critical path in DU.
109
//
110 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
111
// Fixed async loop. Changed multiplier type for ASIC.
112
//
113 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
114
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
115
//
116 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
117
// Fixed combinational loops.
118
//
119 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
120
// Fixed OR1200_XILINX_RAM32X1D.
121
//
122 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
123
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
124
//
125 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
126
// Default ASIC configuration does not sample WB inputs.
127
//
128 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
129
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
130
//
131 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
132
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
133
//
134 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
135
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
136
//
137 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
138
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
139
//
140
// Revision 1.19  2001/11/27 19:46:57  lampret
141
// Now FPGA and ASIC target are separate.
142
//
143
// Revision 1.18  2001/11/23 21:42:31  simons
144
// Program counter divided to PPC and NPC.
145
//
146
// Revision 1.17  2001/11/23 08:38:51  lampret
147
// Changed DSR/DRR behavior and exception detection.
148
//
149
// Revision 1.16  2001/11/20 21:30:38  lampret
150
// Added OR1200_REGISTERED_INPUTS.
151
//
152
// Revision 1.15  2001/11/19 14:29:48  simons
153
// Cashes disabled.
154
//
155
// Revision 1.14  2001/11/13 10:02:21  lampret
156
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
157
//
158
// Revision 1.13  2001/11/12 01:45:40  lampret
159
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
160
//
161
// Revision 1.12  2001/11/10 03:43:57  lampret
162
// Fixed exceptions.
163
//
164
// Revision 1.11  2001/11/02 18:57:14  lampret
165
// Modified virtual silicon instantiations.
166
//
167
// Revision 1.10  2001/10/21 17:57:16  lampret
168
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
169
//
170
// Revision 1.9  2001/10/19 23:28:46  lampret
171
// Fixed some synthesis warnings. Configured with caches and MMUs.
172
//
173
// Revision 1.8  2001/10/14 13:12:09  lampret
174
// MP3 version.
175
//
176
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
177
// no message
178
//
179
// Revision 1.3  2001/08/17 08:01:19  lampret
180
// IC enable/disable.
181
//
182
// Revision 1.2  2001/08/13 03:36:20  lampret
183
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
184
//
185
// Revision 1.1  2001/08/09 13:39:33  lampret
186
// Major clean-up.
187
//
188
// Revision 1.2  2001/07/22 03:31:54  lampret
189
// Fixed RAM's oen bug. Cache bypass under development.
190
//
191
// Revision 1.1  2001/07/20 00:46:03  lampret
192
// Development version of RTL. Libraries are missing.
193
//
194
//
195
 
196
//
197
// Dump VCD
198
//
199
//`define OR1200_VCD_DUMP
200
 
201
//
202
// Generate debug messages during simulation
203
//
204
//`define OR1200_VERBOSE
205
 
206 1078 mohor
//  `define OR1200_ASIC
207 504 lampret
////////////////////////////////////////////////////////
208
//
209
// Typical configuration for an ASIC
210
//
211
`ifdef OR1200_ASIC
212
 
213
//
214
// Target ASIC memories
215
//
216
//`define OR1200_ARTISAN_SSP
217
//`define OR1200_ARTISAN_SDP
218
//`define OR1200_ARTISAN_STP
219
`define OR1200_VIRTUALSILICON_SSP
220 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
221 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
222 504 lampret
 
223
//
224
// Do not implement Data cache
225
//
226
//`define OR1200_NO_DC
227
 
228
//
229
// Do not implement Insn cache
230
//
231
//`define OR1200_NO_IC
232
 
233
//
234
// Do not implement Data MMU
235
//
236
//`define OR1200_NO_DMMU
237
 
238
//
239
// Do not implement Insn MMU
240
//
241
//`define OR1200_NO_IMMU
242
 
243
//
244 944 lampret
// Select between ASIC optimized and generic multiplier
245 504 lampret
//
246 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
247
`define OR1200_GENERIC_MULTP2_32X32
248 504 lampret
 
249
//
250
// Size/type of insn/data cache if implemented
251
//
252
// `define OR1200_IC_1W_4KB
253
`define OR1200_IC_1W_8KB
254
// `define OR1200_DC_1W_4KB
255
`define OR1200_DC_1W_8KB
256
 
257
`else
258
 
259
 
260
/////////////////////////////////////////////////////////
261
//
262
// Typical configuration for an FPGA
263
//
264
 
265
//
266
// Target FPGA memories
267
//
268
`define OR1200_XILINX_RAMB4
269 776 lampret
//`define OR1200_XILINX_RAM32X1D
270 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
271 504 lampret
 
272
//
273
// Do not implement Data cache
274
//
275
//`define OR1200_NO_DC
276
 
277
//
278
// Do not implement Insn cache
279
//
280
//`define OR1200_NO_IC
281
 
282
//
283
// Do not implement Data MMU
284
//
285
//`define OR1200_NO_DMMU
286
 
287
//
288
// Do not implement Insn MMU
289
//
290
//`define OR1200_NO_IMMU
291
 
292
//
293 944 lampret
// Select between ASIC and generic multiplier
294 504 lampret
//
295 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
296 504 lampret
//
297
//`define OR1200_ASIC_MULTP2_32X32
298
`define OR1200_GENERIC_MULTP2_32X32
299
 
300
//
301
// Size/type of insn/data cache if implemented
302
// (consider available FPGA memory resources)
303
//
304
`define OR1200_IC_1W_4KB
305
//`define OR1200_IC_1W_8KB
306
`define OR1200_DC_1W_4KB
307
//`define OR1200_DC_1W_8KB
308
 
309
`endif
310
 
311
 
312
//////////////////////////////////////////////////////////
313
//
314
// Do not change below unless you know what you are doing
315
//
316
 
317 788 lampret
//
318 1063 lampret
// Enable RAM BIST
319
//
320
// At the moment this only works for Virtual Silicon
321
// single port RAMs. For other RAMs it has not effect.
322
// Special wrapper for VS RAMs needs to be provided
323
// with scan flops to facilitate bist scan.
324
//
325 1078 mohor
//`define OR1200_BIST
326 1063 lampret
 
327
//
328 944 lampret
// Register OR1200 WISHBONE outputs
329
// (must be defined/enabled)
330
//
331
`define OR1200_REGISTERED_OUTPUTS
332
 
333
//
334
// Register OR1200 WISHBONE inputs
335
//
336
// (must be undefined/disabled)
337
//
338
//`define OR1200_REGISTERED_INPUTS
339
 
340
//
341 895 lampret
// Disable bursts if they are not supported by the
342
// memory subsystem (only affect cache line fill)
343
//
344
//`define OR1200_NO_BURSTS
345
//
346
 
347
//
348 944 lampret
// WISHBONE retry counter range
349
//
350
// 2^value range for retry counter. Retry counter
351
// is activated whenever *wb_rty_i is asserted and
352
// until retry counter expires, corresponding
353
// WISHBONE interface is deactivated.
354
//
355
// To disable retry counters and *wb_rty_i all together,
356
// undefine this macro.
357
//
358
//`define OR1200_WB_RETRY 7
359
 
360
//
361 1104 lampret
// WISHBONE Consecutive Address Burst
362
//
363
// This was used prior to WISHBONE B3 specification
364
// to identify bursts. It is no longer needed but
365
// remains enabled for compatibility with old designs.
366
//
367
// To remove *wb_cab_o ports undefine this macro.
368
//
369
`define OR1200_WB_CAB
370
 
371
//
372
// WISHBONE B3 compatible interface
373
//
374
// This follows the WISHBONE B3 specification.
375
// It is not enabled by default because most
376
// designs still don't use WB b3.
377
//
378
// To enable *wb_cti_o/*wb_bte_o ports,
379
// define this macro.
380
//
381
//`define OR1200_WB_B3
382
 
383
//
384 788 lampret
// Enable additional synthesis directives if using
385 790 lampret
// _Synopsys_ synthesis tool
386 788 lampret
//
387
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
388
 
389
//
390 1022 lampret
// Enables default statement in some case blocks
391
// and disables Synopsys synthesis directive full_case
392
//
393
// By default it is enabled. When disabled it
394
// can increase clock frequency.
395
//
396
`define OR1200_CASE_DEFAULT
397
 
398
//
399 504 lampret
// Operand width / register file address width
400 788 lampret
//
401
// (DO NOT CHANGE)
402
//
403 504 lampret
`define OR1200_OPERAND_WIDTH            32
404
`define OR1200_REGFILE_ADDR_WIDTH       5
405
 
406
//
407 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
408
// also set (compare) flag when result of their
409
// operation equals zero
410
//
411
// At the time of writing this, default or32
412
// C/C++ compiler doesn't generate code that
413
// would benefit from this optimization.
414
//
415
// By default this optimization is disabled to
416
// save area.
417
//
418
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
419
 
420
//
421
// Implement l.addc/l.addic instructions and SR[CY]
422
//
423
// At the time of writing this, or32
424
// C/C++ compiler doesn't generate l.addc/l.addic
425
// instructions. However or32 assembler
426
// can assemble code that uses l.addc/l.addic insns.
427
//
428
// By default implementation of l.addc/l.addic
429
// instructions and SR[CY] is disabled to save
430
// area.
431
//
432 1033 lampret
// [Because this define controles implementation
433
//  of SR[CY] write enable, if it is not enabled,
434
//  l.add/l.addi also don't set SR[CY].]
435
//
436 1032 lampret
//`define OR1200_IMPL_ADDC
437
 
438
//
439 1035 lampret
// Implement optional l.div/l.divu instructions
440
//
441
// By default divide instructions are not implemented
442
// to save area and increase clock frequency. or32 C/C++
443
// compiler can use soft library for division.
444
//
445
//`define OR1200_IMPL_DIV
446
 
447
//
448 504 lampret
// Implement rotate in the ALU
449
//
450 1032 lampret
// At the time of writing this, or32
451
// C/C++ compiler doesn't generate rotate
452
// instructions. However or32 assembler
453
// can assemble code that uses rotate insn.
454
// This means that rotate instructions
455
// must be used manually inserted.
456
//
457
// By default implementation of rotate
458
// is disabled to save area and increase
459
// clock frequency.
460
//
461 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
462
 
463
//
464
// Type of ALU compare to implement
465
//
466 1032 lampret
// Try either one to find what yields
467
// higher clock frequencyin your case.
468
//
469 504 lampret
//`define OR1200_IMPL_ALU_COMP1
470
`define OR1200_IMPL_ALU_COMP2
471
 
472
//
473
// Select between low-power (larger) multiplier or faster multiplier
474
//
475 776 lampret
//`define OR1200_LOWPWR_MULT
476 504 lampret
 
477
//
478
// Clock synchronization for RISC clk and WB divided clocks
479
//
480
// If you plan to run WB:RISC clock 1:1, you can comment these two
481
//
482
`define OR1200_CLKDIV_2_SUPPORTED
483 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
484 504 lampret
 
485
//
486
// Type of register file RAM
487
//
488 870 lampret
// Memory macro w/ two ports (see or1200_hdtp_32x32.v)
489 504 lampret
// `define OR1200_RFRAM_TWOPORT
490 870 lampret
//
491
// Memory macro dual port (see or1200_hddp_32x32.v)
492
`define OR1200_RFRAM_DUALPORT
493
//
494
// ... otherwise generic (flip-flop based) register file
495 504 lampret
 
496
//
497 776 lampret
// Type of mem2reg aligner to implement.
498 504 lampret
//
499 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
500
// circuit, however with today tools it will
501
// most probably give you slower circuit.
502
//
503
`define OR1200_IMPL_MEM2REG1
504
//`define OR1200_IMPL_MEM2REG2
505 504 lampret
 
506
//
507
// ALUOPs
508
//
509
`define OR1200_ALUOP_WIDTH      4
510 636 lampret
`define OR1200_ALUOP_NOP        4'd4
511 504 lampret
/* Order defined by arith insns that have two source operands both in regs
512
   (see binutils/include/opcode/or32.h) */
513
`define OR1200_ALUOP_ADD        4'd0
514
`define OR1200_ALUOP_ADDC       4'd1
515
`define OR1200_ALUOP_SUB        4'd2
516
`define OR1200_ALUOP_AND        4'd3
517 636 lampret
`define OR1200_ALUOP_OR         4'd4
518 504 lampret
`define OR1200_ALUOP_XOR        4'd5
519
`define OR1200_ALUOP_MUL        4'd6
520
`define OR1200_ALUOP_SHROT      4'd8
521
`define OR1200_ALUOP_DIV        4'd9
522
`define OR1200_ALUOP_DIVU       4'd10
523
/* Order not specifically defined. */
524
`define OR1200_ALUOP_IMM        4'd11
525
`define OR1200_ALUOP_MOVHI      4'd12
526
`define OR1200_ALUOP_COMP       4'd13
527
`define OR1200_ALUOP_MTSR       4'd14
528
`define OR1200_ALUOP_MFSR       4'd15
529
 
530
//
531
// MACOPs
532
//
533
`define OR1200_MACOP_WIDTH      2
534
`define OR1200_MACOP_NOP        2'b00
535
`define OR1200_MACOP_MAC        2'b01
536
`define OR1200_MACOP_MSB        2'b10
537
 
538
//
539
// Shift/rotate ops
540
//
541
`define OR1200_SHROTOP_WIDTH    2
542
`define OR1200_SHROTOP_NOP      2'd0
543
`define OR1200_SHROTOP_SLL      2'd0
544
`define OR1200_SHROTOP_SRL      2'd1
545
`define OR1200_SHROTOP_SRA      2'd2
546
`define OR1200_SHROTOP_ROR      2'd3
547
 
548
// Execution cycles per instruction
549
`define OR1200_MULTICYCLE_WIDTH 2
550
`define OR1200_ONE_CYCLE                2'd0
551
`define OR1200_TWO_CYCLES               2'd1
552
 
553
// Operand MUX selects
554
`define OR1200_SEL_WIDTH                2
555
`define OR1200_SEL_RF                   2'd0
556
`define OR1200_SEL_IMM                  2'd1
557
`define OR1200_SEL_EX_FORW              2'd2
558
`define OR1200_SEL_WB_FORW              2'd3
559
 
560
//
561
// BRANCHOPs
562
//
563
`define OR1200_BRANCHOP_WIDTH           3
564
`define OR1200_BRANCHOP_NOP             3'd0
565
`define OR1200_BRANCHOP_J               3'd1
566
`define OR1200_BRANCHOP_JR              3'd2
567
`define OR1200_BRANCHOP_BAL             3'd3
568
`define OR1200_BRANCHOP_BF              3'd4
569
`define OR1200_BRANCHOP_BNF             3'd5
570
`define OR1200_BRANCHOP_RFE             3'd6
571
 
572
//
573
// LSUOPs
574
//
575
// Bit 0: sign extend
576
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
577
// Bit 3: 0 load, 1 store
578
`define OR1200_LSUOP_WIDTH              4
579
`define OR1200_LSUOP_NOP                4'b0000
580
`define OR1200_LSUOP_LBZ                4'b0010
581
`define OR1200_LSUOP_LBS                4'b0011
582
`define OR1200_LSUOP_LHZ                4'b0100
583
`define OR1200_LSUOP_LHS                4'b0101
584
`define OR1200_LSUOP_LWZ                4'b0110
585
`define OR1200_LSUOP_LWS                4'b0111
586
`define OR1200_LSUOP_LD         4'b0001
587
`define OR1200_LSUOP_SD         4'b1000
588
`define OR1200_LSUOP_SB         4'b1010
589
`define OR1200_LSUOP_SH         4'b1100
590
`define OR1200_LSUOP_SW         4'b1110
591
 
592
// FETCHOPs
593
`define OR1200_FETCHOP_WIDTH            1
594
`define OR1200_FETCHOP_NOP              1'b0
595
`define OR1200_FETCHOP_LW               1'b1
596
 
597
//
598
// Register File Write-Back OPs
599
//
600
// Bit 0: register file write enable
601
// Bits 2-1: write-back mux selects
602
`define OR1200_RFWBOP_WIDTH             3
603
`define OR1200_RFWBOP_NOP               3'b000
604
`define OR1200_RFWBOP_ALU               3'b001
605
`define OR1200_RFWBOP_LSU               3'b011
606
`define OR1200_RFWBOP_SPRS              3'b101
607
`define OR1200_RFWBOP_LR                3'b111
608
 
609
// Compare instructions
610
`define OR1200_COP_SFEQ       3'b000
611
`define OR1200_COP_SFNE       3'b001
612
`define OR1200_COP_SFGT       3'b010
613
`define OR1200_COP_SFGE       3'b011
614
`define OR1200_COP_SFLT       3'b100
615
`define OR1200_COP_SFLE       3'b101
616
`define OR1200_COP_X          3'b111
617
`define OR1200_SIGNED_COMPARE 'd3
618
`define OR1200_COMPOP_WIDTH     4
619
 
620
//
621
// TAGs for instruction bus
622
//
623
`define OR1200_ITAG_IDLE        4'h0    // idle bus
624
`define OR1200_ITAG_NI          4'h1    // normal insn
625
`define OR1200_ITAG_BE          4'hb    // Bus error exception
626
`define OR1200_ITAG_PE          4'hc    // Page fault exception
627
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
628
 
629
//
630
// TAGs for data bus
631
//
632
`define OR1200_DTAG_IDLE        4'h0    // idle bus
633
`define OR1200_DTAG_ND          4'h1    // normal data
634
`define OR1200_DTAG_AE          4'ha    // Alignment exception
635
`define OR1200_DTAG_BE          4'hb    // Bus error exception
636
`define OR1200_DTAG_PE          4'hc    // Page fault exception
637
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
638
 
639
 
640
//////////////////////////////////////////////
641
//
642
// ORBIS32 ISA specifics
643
//
644
 
645
// SHROT_OP position in machine word
646
`define OR1200_SHROTOP_POS              7:6
647
 
648
// ALU instructions multicycle field in machine word
649
`define OR1200_ALUMCYC_POS              9:8
650
 
651
//
652
// Instruction opcode groups (basic)
653
//
654
`define OR1200_OR32_J                 6'b000000
655
`define OR1200_OR32_JAL               6'b000001
656
`define OR1200_OR32_BNF               6'b000011
657
`define OR1200_OR32_BF                6'b000100
658
`define OR1200_OR32_NOP               6'b000101
659
`define OR1200_OR32_MOVHI             6'b000110
660
`define OR1200_OR32_XSYNC             6'b001000
661
`define OR1200_OR32_RFE               6'b001001
662
/* */
663
`define OR1200_OR32_JR                6'b010001
664
`define OR1200_OR32_JALR              6'b010010
665
`define OR1200_OR32_MACI              6'b010011
666
/* */
667
`define OR1200_OR32_LWZ               6'b100001
668
`define OR1200_OR32_LBZ               6'b100011
669
`define OR1200_OR32_LBS               6'b100100
670
`define OR1200_OR32_LHZ               6'b100101
671
`define OR1200_OR32_LHS               6'b100110
672
`define OR1200_OR32_ADDI              6'b100111
673
`define OR1200_OR32_ADDIC             6'b101000
674
`define OR1200_OR32_ANDI              6'b101001
675
`define OR1200_OR32_ORI               6'b101010
676
`define OR1200_OR32_XORI              6'b101011
677
`define OR1200_OR32_MULI              6'b101100
678
`define OR1200_OR32_MFSPR             6'b101101
679
`define OR1200_OR32_SH_ROTI           6'b101110
680
`define OR1200_OR32_SFXXI             6'b101111
681
/* */
682
`define OR1200_OR32_MTSPR             6'b110000
683
`define OR1200_OR32_MACMSB            6'b110001
684
/* */
685
`define OR1200_OR32_SW                6'b110101
686
`define OR1200_OR32_SB                6'b110110
687
`define OR1200_OR32_SH                6'b110111
688
`define OR1200_OR32_ALU               6'b111000
689
`define OR1200_OR32_SFXX              6'b111001
690
 
691
 
692
/////////////////////////////////////////////////////
693
//
694
// Exceptions
695
//
696
`define OR1200_EXCEPT_WIDTH 4
697
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
698
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
699
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
700
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
701
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
702
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
703
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
704 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
705 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
706
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
707 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
708 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
709
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
710
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
711
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
712
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
713
 
714
 
715
/////////////////////////////////////////////////////
716
//
717
// SPR groups
718
//
719
 
720
// Bits that define the group
721
`define OR1200_SPR_GROUP_BITS   15:11
722
 
723
// Width of the group bits
724
`define OR1200_SPR_GROUP_WIDTH  5
725
 
726
// Bits that define offset inside the group
727
`define OR1200_SPR_OFS_BITS 10:0
728
 
729
// List of groups
730
`define OR1200_SPR_GROUP_SYS    5'd00
731
`define OR1200_SPR_GROUP_DMMU   5'd01
732
`define OR1200_SPR_GROUP_IMMU   5'd02
733
`define OR1200_SPR_GROUP_DC     5'd03
734
`define OR1200_SPR_GROUP_IC     5'd04
735
`define OR1200_SPR_GROUP_MAC    5'd05
736
`define OR1200_SPR_GROUP_DU     5'd06
737
`define OR1200_SPR_GROUP_PM     5'd08
738
`define OR1200_SPR_GROUP_PIC    5'd09
739
`define OR1200_SPR_GROUP_TT     5'd10
740
 
741
 
742
/////////////////////////////////////////////////////
743
//
744
// System group
745
//
746
 
747
//
748
// System registers
749
//
750
`define OR1200_SPR_CFGR         7'd0
751
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
752
`define OR1200_SPR_NPC          11'd16
753
`define OR1200_SPR_SR           11'd17
754
`define OR1200_SPR_PPC          11'd18
755
`define OR1200_SPR_EPCR         11'd32
756
`define OR1200_SPR_EEAR         11'd48
757
`define OR1200_SPR_ESR          11'd64
758
 
759
//
760
// SR bits
761
//
762 589 lampret
`define OR1200_SR_WIDTH 16
763
`define OR1200_SR_SM   0
764
`define OR1200_SR_TEE  1
765
`define OR1200_SR_IEE  2
766 504 lampret
`define OR1200_SR_DCE  3
767
`define OR1200_SR_ICE  4
768
`define OR1200_SR_DME  5
769
`define OR1200_SR_IME  6
770
`define OR1200_SR_LEE  7
771
`define OR1200_SR_CE   8
772
`define OR1200_SR_F    9
773 589 lampret
`define OR1200_SR_CY   10       // Unused
774
`define OR1200_SR_OV   11       // Unused
775
`define OR1200_SR_OVE  12       // Unused
776
`define OR1200_SR_DSX  13       // Unused
777
`define OR1200_SR_EPH  14
778
`define OR1200_SR_FO   15
779
`define OR1200_SR_CID  31:28    // Unimplemented
780 504 lampret
 
781
// Bits that define offset inside the group
782
`define OR1200_SPROFS_BITS 10:0
783
 
784
 
785
/////////////////////////////////////////////////////
786
//
787
// Power Management (PM)
788
//
789
 
790
// Define it if you want PM implemented
791
`define OR1200_PM_IMPLEMENTED
792
 
793
// Bit positions inside PMR (don't change)
794
`define OR1200_PM_PMR_SDF 3:0
795
`define OR1200_PM_PMR_DME 4
796
`define OR1200_PM_PMR_SME 5
797
`define OR1200_PM_PMR_DCGE 6
798
`define OR1200_PM_PMR_UNUSED 31:7
799
 
800
// PMR offset inside PM group of registers
801
`define OR1200_PM_OFS_PMR 11'b0
802
 
803
// PM group
804
`define OR1200_SPRGRP_PM 5'd8
805
 
806
// Define if PMR can be read/written at any address inside PM group
807
`define OR1200_PM_PARTIAL_DECODING
808
 
809
// Define if reading PMR is allowed
810
`define OR1200_PM_READREGS
811
 
812
// Define if unused PMR bits should be zero
813
`define OR1200_PM_UNUSED_ZERO
814
 
815
 
816
/////////////////////////////////////////////////////
817
//
818
// Debug Unit (DU)
819
//
820
 
821
// Define it if you want DU implemented
822
`define OR1200_DU_IMPLEMENTED
823
 
824 895 lampret
// Define if you want trace buffer
825
// (for now only available for Xilinx Virtex FPGAs)
826 962 lampret
`ifdef OR1200_ASIC
827
`else
828 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
829 962 lampret
`endif
830 895 lampret
 
831 504 lampret
// Address offsets of DU registers inside DU group
832 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
833
`define OR1200_DU_OFS_DMR2 11'd17
834
`define OR1200_DU_OFS_DSR 11'd20
835
`define OR1200_DU_OFS_DRR 11'd21
836 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
837
`define OR1200_DU_OFS_TBIA 11'h1xx
838
`define OR1200_DU_OFS_TBIM 11'h2xx
839
`define OR1200_DU_OFS_TBAR 11'h3xx
840
`define OR1200_DU_OFS_TBTS 11'h4xx
841 504 lampret
 
842
// Position of offset bits inside SPR address
843 895 lampret
`define OR1200_DUOFS_BITS 10:0
844 504 lampret
 
845
// Define if you want these DU registers to be implemented
846
`define OR1200_DU_DMR1
847
`define OR1200_DU_DMR2
848
`define OR1200_DU_DSR
849
`define OR1200_DU_DRR
850
 
851
// DMR1 bits
852
`define OR1200_DU_DMR1_ST 22
853
 
854
// DSR bits
855
`define OR1200_DU_DSR_WIDTH     14
856
`define OR1200_DU_DSR_RSTE      0
857
`define OR1200_DU_DSR_BUSEE     1
858
`define OR1200_DU_DSR_DPFE      2
859
`define OR1200_DU_DSR_IPFE      3
860 589 lampret
`define OR1200_DU_DSR_TTE       4
861 504 lampret
`define OR1200_DU_DSR_AE        5
862
`define OR1200_DU_DSR_IIE       6
863 589 lampret
`define OR1200_DU_DSR_IE        7
864 504 lampret
`define OR1200_DU_DSR_DME       8
865
`define OR1200_DU_DSR_IME       9
866
`define OR1200_DU_DSR_RE        10
867
`define OR1200_DU_DSR_SCE       11
868
`define OR1200_DU_DSR_BE        12
869
`define OR1200_DU_DSR_TE        13
870
 
871
// DRR bits
872
`define OR1200_DU_DRR_RSTE      0
873
`define OR1200_DU_DRR_BUSEE     1
874
`define OR1200_DU_DRR_DPFE      2
875
`define OR1200_DU_DRR_IPFE      3
876 589 lampret
`define OR1200_DU_DRR_TTE       4
877 504 lampret
`define OR1200_DU_DRR_AE        5
878
`define OR1200_DU_DRR_IIE       6
879 589 lampret
`define OR1200_DU_DRR_IE        7
880 504 lampret
`define OR1200_DU_DRR_DME       8
881
`define OR1200_DU_DRR_IME       9
882
`define OR1200_DU_DRR_RE        10
883
`define OR1200_DU_DRR_SCE       11
884
`define OR1200_DU_DRR_BE        12
885
`define OR1200_DU_DRR_TE        13
886
 
887
// Define if reading DU regs is allowed
888
`define OR1200_DU_READREGS
889
 
890
// Define if unused DU registers bits should be zero
891
`define OR1200_DU_UNUSED_ZERO
892
 
893
// DU operation commands
894
`define OR1200_DU_OP_READSPR    3'd4
895
`define OR1200_DU_OP_WRITESPR   3'd5
896
 
897 737 lampret
// Define if IF/LSU status is not needed by devel i/f
898
`define OR1200_DU_STATUS_UNIMPLEMENTED
899 504 lampret
 
900
/////////////////////////////////////////////////////
901
//
902
// Programmable Interrupt Controller (PIC)
903
//
904
 
905
// Define it if you want PIC implemented
906
`define OR1200_PIC_IMPLEMENTED
907
 
908
// Define number of interrupt inputs (2-31)
909
`define OR1200_PIC_INTS 20
910
 
911
// Address offsets of PIC registers inside PIC group
912
`define OR1200_PIC_OFS_PICMR 2'd0
913
`define OR1200_PIC_OFS_PICSR 2'd2
914
 
915
// Position of offset bits inside SPR address
916
`define OR1200_PICOFS_BITS 1:0
917
 
918
// Define if you want these PIC registers to be implemented
919
`define OR1200_PIC_PICMR
920
`define OR1200_PIC_PICSR
921
 
922
// Define if reading PIC registers is allowed
923
`define OR1200_PIC_READREGS
924
 
925
// Define if unused PIC register bits should be zero
926
`define OR1200_PIC_UNUSED_ZERO
927
 
928
 
929
/////////////////////////////////////////////////////
930
//
931
// Tick Timer (TT)
932
//
933
 
934
// Define it if you want TT implemented
935
`define OR1200_TT_IMPLEMENTED
936
 
937
// Address offsets of TT registers inside TT group
938
`define OR1200_TT_OFS_TTMR 1'd0
939
`define OR1200_TT_OFS_TTCR 1'd1
940
 
941
// Position of offset bits inside SPR group
942
`define OR1200_TTOFS_BITS 0
943
 
944
// Define if you want these TT registers to be implemented
945
`define OR1200_TT_TTMR
946
`define OR1200_TT_TTCR
947
 
948
// TTMR bits
949
`define OR1200_TT_TTMR_TP 27:0
950
`define OR1200_TT_TTMR_IP 28
951
`define OR1200_TT_TTMR_IE 29
952
`define OR1200_TT_TTMR_M 31:30
953
 
954
// Define if reading TT registers is allowed
955
`define OR1200_TT_READREGS
956
 
957
 
958
//////////////////////////////////////////////
959
//
960
// MAC
961
//
962
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
963
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
964
 
965
 
966
//////////////////////////////////////////////
967
//
968
// Data MMU (DMMU)
969
//
970
 
971
//
972
// Address that selects between TLB TR and MR
973
//
974 660 lampret
`define OR1200_DTLB_TM_ADDR     7
975 504 lampret
 
976
//
977
// DTLBMR fields
978
//
979
`define OR1200_DTLBMR_V_BITS    0
980
`define OR1200_DTLBMR_CID_BITS  4:1
981
`define OR1200_DTLBMR_RES_BITS  11:5
982
`define OR1200_DTLBMR_VPN_BITS  31:13
983
 
984
//
985
// DTLBTR fields
986
//
987
`define OR1200_DTLBTR_CC_BITS   0
988
`define OR1200_DTLBTR_CI_BITS   1
989
`define OR1200_DTLBTR_WBC_BITS  2
990
`define OR1200_DTLBTR_WOM_BITS  3
991
`define OR1200_DTLBTR_A_BITS    4
992
`define OR1200_DTLBTR_D_BITS    5
993
`define OR1200_DTLBTR_URE_BITS  6
994
`define OR1200_DTLBTR_UWE_BITS  7
995
`define OR1200_DTLBTR_SRE_BITS  8
996
`define OR1200_DTLBTR_SWE_BITS  9
997
`define OR1200_DTLBTR_RES_BITS  11:10
998
`define OR1200_DTLBTR_PPN_BITS  31:13
999
 
1000
//
1001
// DTLB configuration
1002
//
1003
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1004
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1005
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1006
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1007
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1008
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1009
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1010
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1011
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1012
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1013
 
1014 660 lampret
//
1015
// Cache inhibit while DMMU is not enabled/implemented
1016
//
1017
// cache inhibited 0GB-4GB              1'b1
1018 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1019
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1020
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1021
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1022 660 lampret
// cached 0GB-4GB                       1'b0
1023
//
1024
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1025 504 lampret
 
1026 660 lampret
 
1027 504 lampret
//////////////////////////////////////////////
1028
//
1029
// Insn MMU (IMMU)
1030
//
1031
 
1032
//
1033
// Address that selects between TLB TR and MR
1034
//
1035 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1036 504 lampret
 
1037
//
1038
// ITLBMR fields
1039
//
1040
`define OR1200_ITLBMR_V_BITS    0
1041
`define OR1200_ITLBMR_CID_BITS  4:1
1042
`define OR1200_ITLBMR_RES_BITS  11:5
1043
`define OR1200_ITLBMR_VPN_BITS  31:13
1044
 
1045
//
1046
// ITLBTR fields
1047
//
1048
`define OR1200_ITLBTR_CC_BITS   0
1049
`define OR1200_ITLBTR_CI_BITS   1
1050
`define OR1200_ITLBTR_WBC_BITS  2
1051
`define OR1200_ITLBTR_WOM_BITS  3
1052
`define OR1200_ITLBTR_A_BITS    4
1053
`define OR1200_ITLBTR_D_BITS    5
1054
`define OR1200_ITLBTR_SXE_BITS  6
1055
`define OR1200_ITLBTR_UXE_BITS  7
1056
`define OR1200_ITLBTR_RES_BITS  11:8
1057
`define OR1200_ITLBTR_PPN_BITS  31:13
1058
 
1059
//
1060
// ITLB configuration
1061
//
1062
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1063
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1064
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1065
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1066
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1067
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1068
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1069
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1070
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1071
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1072
 
1073 660 lampret
//
1074
// Cache inhibit while IMMU is not enabled/implemented
1075 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1076 660 lampret
//
1077
// cache inhibited 0GB-4GB              1'b1
1078 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1079
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1080
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1081
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1082 660 lampret
// cached 0GB-4GB                       1'b0
1083
//
1084 735 lampret
`define OR1200_IMMU_CI                  1'b0
1085 504 lampret
 
1086 660 lampret
 
1087 504 lampret
/////////////////////////////////////////////////
1088
//
1089
// Insn cache (IC)
1090
//
1091
 
1092
// 3 for 8 bytes, 4 for 16 bytes etc
1093
`define OR1200_ICLS             4
1094
 
1095
//
1096
// IC configurations
1097
//
1098
`ifdef OR1200_IC_1W_4KB
1099
`define OR1200_ICSIZE                   12                      // 4096
1100
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1101
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1102
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1103
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1104
`define OR1200_ICTAG_W                  21
1105
`endif
1106
`ifdef OR1200_IC_1W_8KB
1107
`define OR1200_ICSIZE                   13                      // 8192
1108
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1109
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1110
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1111
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1112
`define OR1200_ICTAG_W                  20
1113
`endif
1114
 
1115
 
1116
/////////////////////////////////////////////////
1117
//
1118
// Data cache (DC)
1119
//
1120
 
1121
// 3 for 8 bytes, 4 for 16 bytes etc
1122
`define OR1200_DCLS             4
1123
 
1124 636 lampret
// Define to perform store refill (potential performance penalty)
1125
// `define OR1200_DC_STORE_REFILL
1126
 
1127 504 lampret
//
1128
// DC configurations
1129
//
1130
`ifdef OR1200_DC_1W_4KB
1131
`define OR1200_DCSIZE                   12                      // 4096
1132
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1133
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1134
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1135
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1136
`define OR1200_DCTAG_W                  21
1137
`endif
1138
`ifdef OR1200_DC_1W_8KB
1139
`define OR1200_DCSIZE                   13                      // 8192
1140
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1141
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1142
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1143
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1144
`define OR1200_DCTAG_W                  20
1145
`endif
1146 994 lampret
 
1147
/////////////////////////////////////////////////
1148
//
1149
// Store buffer (SB)
1150
//
1151
 
1152
//
1153
// Store buffer
1154
//
1155
// It will improve performance by "caching" CPU stores
1156
// using store buffer. This is most important for function
1157
// prologues because DC can only work in write though mode
1158
// and all stores would have to complete external WB writes
1159
// to memory.
1160
// Store buffer is between DC and data BIU.
1161
// All stores will be stored into store buffer and immediately
1162
// completed by the CPU, even though actual external writes
1163
// will be performed later. As a consequence store buffer masks
1164
// all data bus errors related to stores (data bus errors
1165
// related to loads are delivered normally).
1166
// All pending CPU loads will wait until store buffer is empty to
1167
// ensure strict memory model. Right now this is necessary because
1168
// we don't make destinction between cached and cache inhibited
1169
// address space, so we simply empty store buffer until loads
1170
// can begin.
1171
//
1172
// It makes design a bit bigger, depending what is the number of
1173
// entries in SB FIFO. Number of entries can be changed further
1174
// down.
1175
//
1176
//`define OR1200_SB_IMPLEMENTED
1177
 
1178
//
1179
// Number of store buffer entries
1180
//
1181
// Verified number of entries are 4 and 8 entries
1182
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1183
// always match 2**OR1200_SB_LOG.
1184
// To disable store buffer, undefine
1185
// OR1200_SB_IMPLEMENTED.
1186
//
1187
`define OR1200_SB_LOG           2       // 2 or 3
1188
`define OR1200_SB_ENTRIES       4       // 4 or 8
1189 1023 lampret
 
1190
 
1191
/////////////////////////////////////////////////////
1192
//
1193
// VR, UPR and Configuration Registers
1194
//
1195
//
1196
// VR, UPR and configuration registers are optional. If 
1197
// implemented, operating system can automatically figure
1198
// out how to use the processor because it knows 
1199
// what units are available in the processor and how they
1200
// are configured.
1201
//
1202
// This section must be last in or1200_defines.v file so
1203
// that all units are already configured and thus
1204
// configuration registers are properly set.
1205
// 
1206
 
1207
// Define if you want configuration registers implemented
1208
`define OR1200_CFGR_IMPLEMENTED
1209
 
1210
// Define if you want full address decode inside SYS group
1211
`define OR1200_SYS_FULL_DECODE
1212
 
1213
// Offsets of VR, UPR and CFGR registers
1214
`define OR1200_SPRGRP_SYS_VR            4'h0
1215
`define OR1200_SPRGRP_SYS_UPR           4'h1
1216
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1217
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1218
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1219
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1220
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1221
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1222
 
1223
// VR fields
1224
`define OR1200_VR_REV_BITS              5:0
1225
`define OR1200_VR_RES1_BITS             15:6
1226
`define OR1200_VR_CFG_BITS              23:16
1227
`define OR1200_VR_VER_BITS              31:24
1228
 
1229
// VR values
1230
`define OR1200_VR_REV                   6'h00
1231
`define OR1200_VR_RES1                  10'h000
1232
`define OR1200_VR_CFG                   8'h00
1233
`define OR1200_VR_VER                   8'h12
1234
 
1235
// UPR fields
1236
`define OR1200_UPR_UP_BITS              0
1237
`define OR1200_UPR_DCP_BITS             1
1238
`define OR1200_UPR_ICP_BITS             2
1239
`define OR1200_UPR_DMP_BITS             3
1240
`define OR1200_UPR_IMP_BITS             4
1241
`define OR1200_UPR_MP_BITS              5
1242
`define OR1200_UPR_DUP_BITS             6
1243
`define OR1200_UPR_PCUP_BITS            7
1244
`define OR1200_UPR_PMP_BITS             8
1245
`define OR1200_UPR_PICP_BITS            9
1246
`define OR1200_UPR_TTP_BITS             10
1247
`define OR1200_UPR_RES1_BITS            23:11
1248
`define OR1200_UPR_CUP_BITS             31:24
1249
 
1250
// UPR values
1251
`define OR1200_UPR_UP                   1'b1
1252
`ifdef OR1200_NO_DC
1253
`define OR1200_UPR_DCP                  1'b0
1254
`else
1255
`define OR1200_UPR_DCP                  1'b1
1256
`endif
1257
`ifdef OR1200_NO_IC
1258
`define OR1200_UPR_ICP                  1'b0
1259
`else
1260
`define OR1200_UPR_ICP                  1'b1
1261
`endif
1262
`ifdef OR1200_NO_DMMU
1263
`define OR1200_UPR_DMP                  1'b0
1264
`else
1265
`define OR1200_UPR_DMP                  1'b1
1266
`endif
1267
`ifdef OR1200_NO_IMMU
1268
`define OR1200_UPR_IMP                  1'b0
1269
`else
1270
`define OR1200_UPR_IMP                  1'b1
1271
`endif
1272
`define OR1200_UPR_MP                   1'b1    // MAC always present
1273
`ifdef OR1200_DU_IMPLEMENTED
1274
`define OR1200_UPR_DUP                  1'b1
1275
`else
1276
`define OR1200_UPR_DUP                  1'b0
1277
`endif
1278
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1279
`ifdef OR1200_DU_IMPLEMENTED
1280
`define OR1200_UPR_PMP                  1'b1
1281
`else
1282
`define OR1200_UPR_PMP                  1'b0
1283
`endif
1284
`ifdef OR1200_DU_IMPLEMENTED
1285
`define OR1200_UPR_PICP                 1'b1
1286
`else
1287
`define OR1200_UPR_PICP                 1'b0
1288
`endif
1289
`ifdef OR1200_DU_IMPLEMENTED
1290
`define OR1200_UPR_TTP                  1'b1
1291
`else
1292
`define OR1200_UPR_TTP                  1'b0
1293
`endif
1294
`define OR1200_UPR_RES1                 13'h0000
1295
`define OR1200_UPR_CUP                  8'h00
1296
 
1297
// CPUCFGR fields
1298
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1299
`define OR1200_CPUCFGR_HGF_BITS 4
1300
`define OR1200_CPUCFGR_OB32S_BITS       5
1301
`define OR1200_CPUCFGR_OB64S_BITS       6
1302
`define OR1200_CPUCFGR_OF32S_BITS       7
1303
`define OR1200_CPUCFGR_OF64S_BITS       8
1304
`define OR1200_CPUCFGR_OV64S_BITS       9
1305
`define OR1200_CPUCFGR_RES1_BITS        31:10
1306
 
1307
// CPUCFGR values
1308
`define OR1200_CPUCFGR_NSGF             4'h0
1309
`define OR1200_CPUCFGR_HGF              1'b0
1310
`define OR1200_CPUCFGR_OB32S            1'b1
1311
`define OR1200_CPUCFGR_OB64S            1'b0
1312
`define OR1200_CPUCFGR_OF32S            1'b0
1313
`define OR1200_CPUCFGR_OF64S            1'b0
1314
`define OR1200_CPUCFGR_OV64S            1'b0
1315
`define OR1200_CPUCFGR_RES1             22'h000000
1316
 
1317
// DMMUCFGR fields
1318
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1319
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1320
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1321
`define OR1200_DMMUCFGR_CRI_BITS        8
1322
`define OR1200_DMMUCFGR_PRI_BITS        9
1323
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1324
`define OR1200_DMMUCFGR_HTR_BITS        11
1325
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1326
 
1327
// DMMUCFGR values
1328
`ifdef OR1200_NO_DMMU
1329
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1330
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1331
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1332
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1333
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1334
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1335
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1336
`define OR1200_DMMUCFGR_RES1            20'h00000
1337
`else
1338
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1339
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1340
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1341
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1342
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1343
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1344
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1345
`define OR1200_DMMUCFGR_RES1            20'h00000
1346
`endif
1347
 
1348
// IMMUCFGR fields
1349
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1350
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1351
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1352
`define OR1200_IMMUCFGR_CRI_BITS        8
1353
`define OR1200_IMMUCFGR_PRI_BITS        9
1354
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1355
`define OR1200_IMMUCFGR_HTR_BITS        11
1356
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1357
 
1358
// IMMUCFGR values
1359
`ifdef OR1200_NO_IMMU
1360
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1361
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1362
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1363
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1364
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1365
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1366
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1367
`define OR1200_IMMUCFGR_RES1            20'h00000
1368
`else
1369
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1370
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1371
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1372
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1373
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1374
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1375
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1376
`define OR1200_IMMUCFGR_RES1            20'h00000
1377
`endif
1378
 
1379
// DCCFGR fields
1380
`define OR1200_DCCFGR_NCW_BITS          2:0
1381
`define OR1200_DCCFGR_NCS_BITS          6:3
1382
`define OR1200_DCCFGR_CBS_BITS          7
1383
`define OR1200_DCCFGR_CWS_BITS          8
1384
`define OR1200_DCCFGR_CCRI_BITS         9
1385
`define OR1200_DCCFGR_CBIRI_BITS        10
1386
`define OR1200_DCCFGR_CBPRI_BITS        11
1387
`define OR1200_DCCFGR_CBLRI_BITS        12
1388
`define OR1200_DCCFGR_CBFRI_BITS        13
1389
`define OR1200_DCCFGR_CBWBRI_BITS       14
1390
`define OR1200_DCCFGR_RES1_BITS 31:15
1391
 
1392
// DCCFGR values
1393
`ifdef OR1200_NO_DC
1394
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1395
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1396
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1397
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1398
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1399
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1400
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1401
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1402
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1403
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1404
`define OR1200_DCCFGR_RES1              17'h00000
1405
`else
1406
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1407
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1408
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1409
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1410
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1411
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1412
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1413
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1414
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1415
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1416
`define OR1200_DCCFGR_RES1              17'h00000
1417
`endif
1418
 
1419
// ICCFGR fields
1420
`define OR1200_ICCFGR_NCW_BITS          2:0
1421
`define OR1200_ICCFGR_NCS_BITS          6:3
1422
`define OR1200_ICCFGR_CBS_BITS          7
1423
`define OR1200_ICCFGR_CWS_BITS          8
1424
`define OR1200_ICCFGR_CCRI_BITS         9
1425
`define OR1200_ICCFGR_CBIRI_BITS        10
1426
`define OR1200_ICCFGR_CBPRI_BITS        11
1427
`define OR1200_ICCFGR_CBLRI_BITS        12
1428
`define OR1200_ICCFGR_CBFRI_BITS        13
1429
`define OR1200_ICCFGR_CBWBRI_BITS       14
1430
`define OR1200_ICCFGR_RES1_BITS 31:15
1431
 
1432
// ICCFGR values
1433
`ifdef OR1200_NO_IC
1434
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1435
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1436
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1437
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1438
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1439
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1440
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1441
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1442
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1443
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1444
`define OR1200_ICCFGR_RES1              17'h00000
1445
`else
1446
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1447
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1448
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1449
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1450
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1451
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1452
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1453
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1454
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1455
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1456
`define OR1200_ICCFGR_RES1              17'h00000
1457
`endif
1458
 
1459
// DCFGR fields
1460
`define OR1200_DCFGR_NDP_BITS           2:0
1461
`define OR1200_DCFGR_WPCI_BITS          3
1462
`define OR1200_DCFGR_RES1_BITS          31:4
1463
 
1464
// DCFGR values
1465
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1466
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1467
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.